Lines Matching full:downstream

31 #define ASPM_STATE_L0S_DW	(2)	/* Downstream direction L0s state */
47 struct pci_dev *downstream; /* Downstream component, function 0 */ member
244 /* Check downstream component if bit Slot Clock Configuration is 1 */ in pcie_aspm_configure_common_clock()
272 /* Configure downstream component, all functions */ in pcie_aspm_configure_common_clock()
435 /* Check downstream direction L0s latency */ in pcie_aspm_check_latency()
502 struct pci_dev *child = link->downstream, *parent = link->pdev; in aspm_calc_l1ss_info()
534 * downstream devices report (via LTR) that they can tolerate at in aspm_calc_l1ss_info()
574 struct pci_dev *child = link->downstream, *parent = link->pdev; in aspm_l1ss_init()
631 struct pci_dev *child = link->downstream, *parent = link->pdev; in pcie_aspm_cap_init()
656 * Re-read upstream/downstream components' register state after in pcie_aspm_cap_init()
710 struct pci_dev *child = link->downstream, *parent = link->pdev; in pcie_config_aspm_l1ss()
806 struct pci_dev *child = link->downstream, *parent = link->pdev; in pcie_config_aspm_link()
825 /* Convert ASPM state to upstream/downstream ASPM register state */ in pcie_config_aspm_link()
841 * upstream component first and then downstream, and vice in pcie_config_aspm_link()
913 link->downstream = pci_function_0(pdev->subordinate); in alloc_pcie_link_state()
918 * the root ports entirely, in which case a downstream port on in alloc_pcie_link_state()
955 * @pdev: the root port or switch downstream port
971 * downstream port. in pcie_aspm_init_link_state()