Lines Matching refs:tmio

133 	struct tmio_nand *tmio = mtd_to_tmio(nand_to_mtd(chip));  in tmio_nand_hwcontrol()  local
154 tmio_iowrite8(mode, tmio->fcr + FCR_MODE); in tmio_nand_hwcontrol()
155 tmio->read_good = 0; in tmio_nand_hwcontrol()
164 struct tmio_nand *tmio = mtd_to_tmio(nand_to_mtd(chip)); in tmio_nand_dev_ready() local
166 return !(tmio_ioread8(tmio->fcr + FCR_STATUS) & FCR_STATUS_BUSY); in tmio_nand_dev_ready()
171 struct tmio_nand *tmio = __tmio; in tmio_irq() local
174 tmio_iowrite8(0x00, tmio->fcr + FCR_IMR); in tmio_irq()
175 complete(&tmio->comp); in tmio_irq()
188 struct tmio_nand *tmio = mtd_to_tmio(nand_to_mtd(nand_chip)); in tmio_nand_wait() local
194 tmio_iowrite8(0x0f, tmio->fcr + FCR_ISR); in tmio_nand_wait()
195 reinit_completion(&tmio->comp); in tmio_nand_wait()
196 tmio_iowrite8(0x81, tmio->fcr + FCR_IMR); in tmio_nand_wait()
199 timeout = wait_for_completion_timeout(&tmio->comp, in tmio_nand_wait()
203 tmio_iowrite8(0x00, tmio->fcr + FCR_IMR); in tmio_nand_wait()
204 dev_warn(&tmio->dev->dev, "still busy after 400 ms\n"); in tmio_nand_wait()
207 tmio_iowrite8(0x00, tmio->fcr + FCR_IMR); in tmio_nand_wait()
208 dev_warn(&tmio->dev->dev, "timeout waiting for interrupt\n"); in tmio_nand_wait()
225 struct tmio_nand *tmio = mtd_to_tmio(nand_to_mtd(chip)); in tmio_nand_read_byte() local
228 if (tmio->read_good--) in tmio_nand_read_byte()
229 return tmio->read; in tmio_nand_read_byte()
231 data = tmio_ioread16(tmio->fcr + FCR_DATA); in tmio_nand_read_byte()
232 tmio->read = data >> 8; in tmio_nand_read_byte()
245 struct tmio_nand *tmio = mtd_to_tmio(nand_to_mtd(chip)); in tmio_nand_write_buf() local
247 tmio_iowrite16_rep(tmio->fcr + FCR_DATA, buf, len >> 1); in tmio_nand_write_buf()
252 struct tmio_nand *tmio = mtd_to_tmio(nand_to_mtd(chip)); in tmio_nand_read_buf() local
254 tmio_ioread16_rep(tmio->fcr + FCR_DATA, buf, len >> 1); in tmio_nand_read_buf()
259 struct tmio_nand *tmio = mtd_to_tmio(nand_to_mtd(chip)); in tmio_nand_enable_hwecc() local
261 tmio_iowrite8(FCR_MODE_HWECC_RESET, tmio->fcr + FCR_MODE); in tmio_nand_enable_hwecc()
262 tmio_ioread8(tmio->fcr + FCR_DATA); /* dummy read */ in tmio_nand_enable_hwecc()
263 tmio_iowrite8(FCR_MODE_HWECC_CALC, tmio->fcr + FCR_MODE); in tmio_nand_enable_hwecc()
269 struct tmio_nand *tmio = mtd_to_tmio(nand_to_mtd(chip)); in tmio_nand_calculate_ecc() local
272 tmio_iowrite8(FCR_MODE_HWECC_RESULT, tmio->fcr + FCR_MODE); in tmio_nand_calculate_ecc()
274 ecc = tmio_ioread16(tmio->fcr + FCR_DATA); in tmio_nand_calculate_ecc()
277 ecc = tmio_ioread16(tmio->fcr + FCR_DATA); in tmio_nand_calculate_ecc()
280 ecc = tmio_ioread16(tmio->fcr + FCR_DATA); in tmio_nand_calculate_ecc()
284 tmio_iowrite8(FCR_MODE_DATA, tmio->fcr + FCR_MODE); in tmio_nand_calculate_ecc()
305 static int tmio_hw_init(struct platform_device *dev, struct tmio_nand *tmio) in tmio_hw_init() argument
317 tmio_iowrite8(0x81, tmio->ccr + CCR_ICC); in tmio_hw_init()
320 tmio_iowrite16(tmio->fcr_base, tmio->ccr + CCR_BASE); in tmio_hw_init()
321 tmio_iowrite16(tmio->fcr_base >> 16, tmio->ccr + CCR_BASE + 2); in tmio_hw_init()
324 tmio_iowrite8(0x02, tmio->ccr + CCR_COMMAND); in tmio_hw_init()
328 tmio_iowrite8(0x02, tmio->ccr + CCR_NFPSC); in tmio_hw_init()
331 tmio_iowrite8(0x02, tmio->ccr + CCR_NFDC); in tmio_hw_init()
334 tmio_iowrite8(0x0f, tmio->fcr + FCR_ISR); in tmio_hw_init()
337 tmio_iowrite8(FCR_MODE_POWER_ON, tmio->fcr + FCR_MODE); in tmio_hw_init()
338 tmio_iowrite8(FCR_MODE_COMMAND, tmio->fcr + FCR_MODE); in tmio_hw_init()
339 tmio_iowrite8(NAND_CMD_RESET, tmio->fcr + FCR_DATA); in tmio_hw_init()
342 tmio_iowrite8(FCR_MODE_STANDBY, tmio->fcr + FCR_MODE); in tmio_hw_init()
349 static void tmio_hw_stop(struct platform_device *dev, struct tmio_nand *tmio) in tmio_hw_stop() argument
353 tmio_iowrite8(FCR_MODE_POWER_OFF, tmio->fcr + FCR_MODE); in tmio_hw_stop()
385 struct tmio_nand *tmio; in tmio_probe() local
396 tmio = devm_kzalloc(&dev->dev, sizeof(*tmio), GFP_KERNEL); in tmio_probe()
397 if (!tmio) in tmio_probe()
400 init_completion(&tmio->comp); in tmio_probe()
402 tmio->dev = dev; in tmio_probe()
404 platform_set_drvdata(dev, tmio); in tmio_probe()
405 nand_chip = &tmio->chip; in tmio_probe()
410 nand_controller_init(&tmio->controller); in tmio_probe()
411 tmio->controller.ops = &tmio_ops; in tmio_probe()
412 nand_chip->controller = &tmio->controller; in tmio_probe()
414 tmio->ccr = devm_ioremap(&dev->dev, ccr->start, resource_size(ccr)); in tmio_probe()
415 if (!tmio->ccr) in tmio_probe()
418 tmio->fcr_base = fcr->start & 0xfffff; in tmio_probe()
419 tmio->fcr = devm_ioremap(&dev->dev, fcr->start, resource_size(fcr)); in tmio_probe()
420 if (!tmio->fcr) in tmio_probe()
423 retval = tmio_hw_init(dev, tmio); in tmio_probe()
428 nand_chip->legacy.IO_ADDR_R = tmio->fcr; in tmio_probe()
429 nand_chip->legacy.IO_ADDR_W = tmio->fcr; in tmio_probe()
445 dev_name(&dev->dev), tmio); in tmio_probe()
451 tmio->irq = irq; in tmio_probe()
471 tmio_hw_stop(dev, tmio); in tmio_probe()
477 struct tmio_nand *tmio = platform_get_drvdata(dev); in tmio_remove() local
478 struct nand_chip *chip = &tmio->chip; in tmio_remove()
484 tmio_hw_stop(dev, tmio); in tmio_remove()