Lines Matching refs:reg_w1

105 static void reg_w1(struct gspca_dev *gspca_dev,  in reg_w1()  function
135 reg_w1(gspca_dev, R01_TIMING_CONTROL_LOW, CMD_EEprom_Open); in tv_8532WriteEEprom()
137 reg_w1(gspca_dev, R03_TABLE_ADDR, i); in tv_8532WriteEEprom()
138 reg_w1(gspca_dev, R04_WTRAM_DATA_L, eeprom_data[i][2]); in tv_8532WriteEEprom()
139 reg_w1(gspca_dev, R05_WTRAM_DATA_M, eeprom_data[i][1]); in tv_8532WriteEEprom()
140 reg_w1(gspca_dev, R06_WTRAM_DATA_H, eeprom_data[i][0]); in tv_8532WriteEEprom()
141 reg_w1(gspca_dev, R08_RAM_WRITE_ACTION, 0); in tv_8532WriteEEprom()
143 reg_w1(gspca_dev, R07_TABLE_LEN, i); in tv_8532WriteEEprom()
144 reg_w1(gspca_dev, R01_TIMING_CONTROL_LOW, CMD_EEprom_Close); in tv_8532WriteEEprom()
162 reg_w1(gspca_dev, R3B_Test3, 0x0a); /* Test0Sel = 10 */ in tv_8532_setReg()
164 reg_w1(gspca_dev, R0E_AD_HEIGHTL, 0x90); in tv_8532_setReg()
165 reg_w1(gspca_dev, R0F_AD_HEIGHTH, 0x01); in tv_8532_setReg()
167 reg_w1(gspca_dev, R10_AD_COL_BEGINL, 0x44); in tv_8532_setReg()
169 reg_w1(gspca_dev, R11_AD_COL_BEGINH, 0x00); in tv_8532_setReg()
171 reg_w1(gspca_dev, R14_AD_ROW_BEGINL, 0x0a); in tv_8532_setReg()
173 reg_w1(gspca_dev, R94_AD_BITCONTROL, 0x02); in tv_8532_setReg()
174 reg_w1(gspca_dev, R91_AD_SLOPEREG, 0x00); in tv_8532_setReg()
175 reg_w1(gspca_dev, R00_PART_CONTROL, LATENT_CHANGE | EXPO_CHANGE); in tv_8532_setReg()
190 reg_w1(gspca_dev, R00_PART_CONTROL, LATENT_CHANGE | EXPO_CHANGE); in setexposure()
207 reg_w1(gspca_dev, R0C_AD_WIDTHL, 0xe8); /* 0x20; 0x0c */ in sd_start()
208 reg_w1(gspca_dev, R0D_AD_WIDTHH, 0x03); in sd_start()
211 reg_w1(gspca_dev, R28_QUANT, 0x90); in sd_start()
215 reg_w1(gspca_dev, R29_LINE, 0x41); in sd_start()
219 reg_w1(gspca_dev, R29_LINE, 0x81); in sd_start()
223 reg_w1(gspca_dev, R2C_POLARITY, 0x10); /* slow clock */ in sd_start()
224 reg_w1(gspca_dev, R2D_POINT, 0x14); in sd_start()
225 reg_w1(gspca_dev, R2E_POINTH, 0x01); in sd_start()
226 reg_w1(gspca_dev, R2F_POINTB, 0x12); in sd_start()
227 reg_w1(gspca_dev, R30_POINTBH, 0x01); in sd_start()
232 reg_w1(gspca_dev, R31_UPD, 0x01); /* update registers */ in sd_start()
234 reg_w1(gspca_dev, R31_UPD, 0x00); /* end update */ in sd_start()
244 reg_w1(gspca_dev, R3B_Test3, 0x0b); /* Test0Sel = 11 = GPIO */ in sd_stopN()