Lines Matching refs:pri_latency
1058 dev_priv->display.wm.pri_latency[G4X_WM_LEVEL_NORMAL] = 5; in g4x_setup_wm_latency()
1059 dev_priv->display.wm.pri_latency[G4X_WM_LEVEL_SR] = 12; in g4x_setup_wm_latency()
1060 dev_priv->display.wm.pri_latency[G4X_WM_LEVEL_HPLL] = 35; in g4x_setup_wm_latency()
1115 unsigned int latency = dev_priv->display.wm.pri_latency[level] * 10; in g4x_compute_wm()
1615 dev_priv->display.wm.pri_latency[VLV_WM_LEVEL_PM2] = 3; in vlv_setup_wm_latency()
1620 dev_priv->display.wm.pri_latency[VLV_WM_LEVEL_PM5] = 12; in vlv_setup_wm_latency()
1621 dev_priv->display.wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33; in vlv_setup_wm_latency()
1637 if (dev_priv->display.wm.pri_latency[level] == 0) in vlv_compute_wm_level()
1658 dev_priv->display.wm.pri_latency[level] * 10); in vlv_compute_wm_level()
2800 u16 pri_latency = dev_priv->display.wm.pri_latency[level]; in ilk_compute_wm_level() local
2806 pri_latency *= 5; in ilk_compute_wm_level()
2813 pri_latency, level); in ilk_compute_wm_level()
2949 changed = ilk_increase_wm_latency(dev_priv, dev_priv->display.wm.pri_latency, 12); in snb_wm_latency_quirk()
2958 intel_print_wm_latency(dev_priv, "Primary", dev_priv->display.wm.pri_latency); in snb_wm_latency_quirk()
2976 if (dev_priv->display.wm.pri_latency[3] == 0 && in snb_wm_lp3_irq_quirk()
2981 dev_priv->display.wm.pri_latency[3] = 0; in snb_wm_lp3_irq_quirk()
2987 intel_print_wm_latency(dev_priv, "Primary", dev_priv->display.wm.pri_latency); in snb_wm_lp3_irq_quirk()
2995 hsw_read_wm_latency(dev_priv, dev_priv->display.wm.pri_latency); in ilk_setup_wm_latency()
2997 snb_read_wm_latency(dev_priv, dev_priv->display.wm.pri_latency); in ilk_setup_wm_latency()
2999 ilk_read_wm_latency(dev_priv, dev_priv->display.wm.pri_latency); in ilk_setup_wm_latency()
3001 memcpy(dev_priv->display.wm.spr_latency, dev_priv->display.wm.pri_latency, in ilk_setup_wm_latency()
3002 sizeof(dev_priv->display.wm.pri_latency)); in ilk_setup_wm_latency()
3003 memcpy(dev_priv->display.wm.cur_latency, dev_priv->display.wm.pri_latency, in ilk_setup_wm_latency()
3004 sizeof(dev_priv->display.wm.pri_latency)); in ilk_setup_wm_latency()
3009 intel_print_wm_latency(dev_priv, "Primary", dev_priv->display.wm.pri_latency); in ilk_setup_wm_latency()
3273 return dev_priv->display.wm.pri_latency[level]; in ilk_wm_lp_latency()
4999 if ((DISPLAY_VER(dev_priv) == 5 && dev_priv->display.wm.pri_latency[1] && in intel_init_pm()
5001 (DISPLAY_VER(dev_priv) != 5 && dev_priv->display.wm.pri_latency[0] && in intel_init_pm()