Lines Matching refs:reg_values
249 const unsigned int *reg_values; member
394 static const unsigned int reg_values[] = { variable
457 .reg_values = reg_values,
469 .reg_values = reg_values,
479 .reg_values = reg_values,
490 .reg_values = exynos5433_reg_values,
501 .reg_values = exynos5422_reg_values,
528 u32 reset_val = dsi->driver_data->reg_values[RESET_TYPE]; in exynos_dsi_reset()
611 writel(driver_data->reg_values[PLL_TIMER], in exynos_dsi_set_pll()
690 const unsigned int *reg_values = driver_data->reg_values; in exynos_dsi_set_phy_ctrl() local
697 reg = reg_values[PHYCTRL_ULPS_EXIT] | reg_values[PHYCTRL_VREG_LP] | in exynos_dsi_set_phy_ctrl()
698 reg_values[PHYCTRL_SLEW_UP]; in exynos_dsi_set_phy_ctrl()
706 reg = reg_values[PHYTIMING_LPX] | reg_values[PHYTIMING_HS_EXIT]; in exynos_dsi_set_phy_ctrl()
722 reg = reg_values[PHYTIMING_CLK_PREPARE] | in exynos_dsi_set_phy_ctrl()
723 reg_values[PHYTIMING_CLK_ZERO] | in exynos_dsi_set_phy_ctrl()
724 reg_values[PHYTIMING_CLK_POST] | in exynos_dsi_set_phy_ctrl()
725 reg_values[PHYTIMING_CLK_TRAIL]; in exynos_dsi_set_phy_ctrl()
738 reg = reg_values[PHYTIMING_HS_PREPARE] | reg_values[PHYTIMING_HS_ZERO] | in exynos_dsi_set_phy_ctrl()
739 reg_values[PHYTIMING_HS_TRAIL]; in exynos_dsi_set_phy_ctrl()
870 reg |= DSIM_STOP_STATE_CNT(driver_data->reg_values[STOP_STATE_CNT]); in exynos_dsi_init_link()
1316 if (driver_data->reg_values[RESET_TYPE] == DSIM_FUNCRST) in exynos_dsi_init()