Lines Matching refs:adev

156 static int soc15_query_video_codecs(struct amdgpu_device *adev, bool encode,  in soc15_query_video_codecs()  argument
159 if (adev->ip_versions[VCE_HWIP][0]) { in soc15_query_video_codecs()
160 switch (adev->ip_versions[VCE_HWIP][0]) { in soc15_query_video_codecs()
172 switch (adev->ip_versions[UVD_HWIP][0]) { in soc15_query_video_codecs()
197 static u32 soc15_pcie_rreg(struct amdgpu_device *adev, u32 reg) in soc15_pcie_rreg() argument
200 address = adev->nbio.funcs->get_pcie_index_offset(adev); in soc15_pcie_rreg()
201 data = adev->nbio.funcs->get_pcie_data_offset(adev); in soc15_pcie_rreg()
203 return amdgpu_device_indirect_rreg(adev, address, data, reg); in soc15_pcie_rreg()
206 static void soc15_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v) in soc15_pcie_wreg() argument
210 address = adev->nbio.funcs->get_pcie_index_offset(adev); in soc15_pcie_wreg()
211 data = adev->nbio.funcs->get_pcie_data_offset(adev); in soc15_pcie_wreg()
213 amdgpu_device_indirect_wreg(adev, address, data, reg, v); in soc15_pcie_wreg()
216 static u64 soc15_pcie_rreg64(struct amdgpu_device *adev, u32 reg) in soc15_pcie_rreg64() argument
219 address = adev->nbio.funcs->get_pcie_index_offset(adev); in soc15_pcie_rreg64()
220 data = adev->nbio.funcs->get_pcie_data_offset(adev); in soc15_pcie_rreg64()
222 return amdgpu_device_indirect_rreg64(adev, address, data, reg); in soc15_pcie_rreg64()
225 static void soc15_pcie_wreg64(struct amdgpu_device *adev, u32 reg, u64 v) in soc15_pcie_wreg64() argument
229 address = adev->nbio.funcs->get_pcie_index_offset(adev); in soc15_pcie_wreg64()
230 data = adev->nbio.funcs->get_pcie_data_offset(adev); in soc15_pcie_wreg64()
232 amdgpu_device_indirect_wreg64(adev, address, data, reg, v); in soc15_pcie_wreg64()
235 static u32 soc15_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg) in soc15_uvd_ctx_rreg() argument
243 spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags); in soc15_uvd_ctx_rreg()
246 spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags); in soc15_uvd_ctx_rreg()
250 static void soc15_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v) in soc15_uvd_ctx_wreg() argument
257 spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags); in soc15_uvd_ctx_wreg()
260 spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags); in soc15_uvd_ctx_wreg()
263 static u32 soc15_didt_rreg(struct amdgpu_device *adev, u32 reg) in soc15_didt_rreg() argument
271 spin_lock_irqsave(&adev->didt_idx_lock, flags); in soc15_didt_rreg()
274 spin_unlock_irqrestore(&adev->didt_idx_lock, flags); in soc15_didt_rreg()
278 static void soc15_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v) in soc15_didt_wreg() argument
285 spin_lock_irqsave(&adev->didt_idx_lock, flags); in soc15_didt_wreg()
288 spin_unlock_irqrestore(&adev->didt_idx_lock, flags); in soc15_didt_wreg()
291 static u32 soc15_gc_cac_rreg(struct amdgpu_device *adev, u32 reg) in soc15_gc_cac_rreg() argument
296 spin_lock_irqsave(&adev->gc_cac_idx_lock, flags); in soc15_gc_cac_rreg()
299 spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags); in soc15_gc_cac_rreg()
303 static void soc15_gc_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v) in soc15_gc_cac_wreg() argument
307 spin_lock_irqsave(&adev->gc_cac_idx_lock, flags); in soc15_gc_cac_wreg()
310 spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags); in soc15_gc_cac_wreg()
313 static u32 soc15_se_cac_rreg(struct amdgpu_device *adev, u32 reg) in soc15_se_cac_rreg() argument
318 spin_lock_irqsave(&adev->se_cac_idx_lock, flags); in soc15_se_cac_rreg()
321 spin_unlock_irqrestore(&adev->se_cac_idx_lock, flags); in soc15_se_cac_rreg()
325 static void soc15_se_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v) in soc15_se_cac_wreg() argument
329 spin_lock_irqsave(&adev->se_cac_idx_lock, flags); in soc15_se_cac_wreg()
332 spin_unlock_irqrestore(&adev->se_cac_idx_lock, flags); in soc15_se_cac_wreg()
335 static u32 soc15_get_config_memsize(struct amdgpu_device *adev) in soc15_get_config_memsize() argument
337 return adev->nbio.funcs->get_memsize(adev); in soc15_get_config_memsize()
340 static u32 soc15_get_xclk(struct amdgpu_device *adev) in soc15_get_xclk() argument
342 u32 reference_clock = adev->clock.spll.reference_freq; in soc15_get_xclk()
344 if (adev->ip_versions[MP1_HWIP][0] == IP_VERSION(12, 0, 0) || in soc15_get_xclk()
345 adev->ip_versions[MP1_HWIP][0] == IP_VERSION(12, 0, 1)) in soc15_get_xclk()
347 if (adev->ip_versions[MP1_HWIP][0] == IP_VERSION(10, 0, 0) || in soc15_get_xclk()
348 adev->ip_versions[MP1_HWIP][0] == IP_VERSION(10, 0, 1)) in soc15_get_xclk()
355 void soc15_grbm_select(struct amdgpu_device *adev, in soc15_grbm_select() argument
367 static void soc15_vga_set_state(struct amdgpu_device *adev, bool state) in soc15_vga_set_state() argument
372 static bool soc15_read_disabled_bios(struct amdgpu_device *adev) in soc15_read_disabled_bios() argument
401 static uint32_t soc15_read_indexed_register(struct amdgpu_device *adev, u32 se_num, in soc15_read_indexed_register() argument
406 mutex_lock(&adev->grbm_idx_mutex); in soc15_read_indexed_register()
408 amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff); in soc15_read_indexed_register()
413 amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff); in soc15_read_indexed_register()
414 mutex_unlock(&adev->grbm_idx_mutex); in soc15_read_indexed_register()
418 static uint32_t soc15_get_register_value(struct amdgpu_device *adev, in soc15_get_register_value() argument
423 return soc15_read_indexed_register(adev, se_num, sh_num, reg_offset); in soc15_get_register_value()
426 return adev->gfx.config.gb_addr_config; in soc15_get_register_value()
428 return adev->gfx.config.db_debug2; in soc15_get_register_value()
433 static int soc15_read_register(struct amdgpu_device *adev, u32 se_num, in soc15_read_register() argument
442 if (adev->reg_offset[en->hwip][en->inst] && in soc15_read_register()
443 reg_offset != (adev->reg_offset[en->hwip][en->inst][en->seg] in soc15_read_register()
447 *value = soc15_get_register_value(adev, in soc15_read_register()
467 void soc15_program_register_sequence(struct amdgpu_device *adev, in soc15_program_register_sequence() argument
477 reg = adev->reg_offset[entry->hwip][entry->instance][entry->segment] + entry->reg; in soc15_program_register_sequence()
502 static int soc15_asic_baco_reset(struct amdgpu_device *adev) in soc15_asic_baco_reset() argument
504 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev); in soc15_asic_baco_reset()
508 if (ras && adev->ras_enabled) in soc15_asic_baco_reset()
509 adev->nbio.funcs->enable_doorbell_interrupt(adev, false); in soc15_asic_baco_reset()
511 ret = amdgpu_dpm_baco_reset(adev); in soc15_asic_baco_reset()
516 if (ras && adev->ras_enabled) in soc15_asic_baco_reset()
517 adev->nbio.funcs->enable_doorbell_interrupt(adev, true); in soc15_asic_baco_reset()
523 soc15_asic_reset_method(struct amdgpu_device *adev) in soc15_asic_reset_method() argument
527 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev); in soc15_asic_reset_method()
529 if (adev->gmc.xgmi.supported && adev->gmc.xgmi.connected_to_cpu) in soc15_asic_reset_method()
543 dev_warn(adev->dev, "Specified reset method:%d isn't supported, using AUTO instead.\n", in soc15_asic_reset_method()
546 switch (adev->ip_versions[MP1_HWIP][0]) { in soc15_asic_reset_method()
554 if (adev->asic_type == CHIP_VEGA20) { in soc15_asic_reset_method()
555 if (adev->psp.sos.fw_version >= 0x80067) in soc15_asic_reset_method()
556 baco_reset = amdgpu_dpm_is_baco_supported(adev); in soc15_asic_reset_method()
561 if (ras && adev->ras_enabled && in soc15_asic_reset_method()
562 adev->pm.fw_version <= 0x283400) in soc15_asic_reset_method()
565 baco_reset = amdgpu_dpm_is_baco_supported(adev); in soc15_asic_reset_method()
586 static int soc15_asic_reset(struct amdgpu_device *adev) in soc15_asic_reset() argument
589 if ((adev->apu_flags & AMD_APU_IS_RAVEN) || in soc15_asic_reset()
590 (adev->apu_flags & AMD_APU_IS_RAVEN2)) in soc15_asic_reset()
593 switch (soc15_asic_reset_method(adev)) { in soc15_asic_reset()
595 dev_info(adev->dev, "PCI reset\n"); in soc15_asic_reset()
596 return amdgpu_device_pci_reset(adev); in soc15_asic_reset()
598 dev_info(adev->dev, "BACO reset\n"); in soc15_asic_reset()
599 return soc15_asic_baco_reset(adev); in soc15_asic_reset()
601 dev_info(adev->dev, "MODE2 reset\n"); in soc15_asic_reset()
602 return amdgpu_dpm_mode2_reset(adev); in soc15_asic_reset()
604 dev_info(adev->dev, "MODE1 reset\n"); in soc15_asic_reset()
605 return amdgpu_device_mode1_reset(adev); in soc15_asic_reset()
609 static bool soc15_supports_baco(struct amdgpu_device *adev) in soc15_supports_baco() argument
611 switch (adev->ip_versions[MP1_HWIP][0]) { in soc15_supports_baco()
614 if (adev->asic_type == CHIP_VEGA20) { in soc15_supports_baco()
615 if (adev->psp.sos.fw_version >= 0x80067) in soc15_supports_baco()
616 return amdgpu_dpm_is_baco_supported(adev); in soc15_supports_baco()
619 return amdgpu_dpm_is_baco_supported(adev); in soc15_supports_baco()
633 static int soc15_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk) in soc15_set_uvd_clocks() argument
646 static int soc15_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk) in soc15_set_vce_clocks() argument
653 static void soc15_pcie_gen3_enable(struct amdgpu_device *adev) in soc15_pcie_gen3_enable() argument
655 if (pci_is_root_bus(adev->pdev->bus)) in soc15_pcie_gen3_enable()
661 if (adev->flags & AMD_IS_APU) in soc15_pcie_gen3_enable()
664 if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 | in soc15_pcie_gen3_enable()
671 static void soc15_program_aspm(struct amdgpu_device *adev) in soc15_program_aspm() argument
673 if (!amdgpu_device_should_use_aspm(adev)) in soc15_program_aspm()
676 if (!(adev->flags & AMD_IS_APU) && in soc15_program_aspm()
677 (adev->nbio.funcs->program_aspm)) in soc15_program_aspm()
678 adev->nbio.funcs->program_aspm(adev); in soc15_program_aspm()
681 static void soc15_enable_doorbell_aperture(struct amdgpu_device *adev, in soc15_enable_doorbell_aperture() argument
684 adev->nbio.funcs->enable_doorbell_aperture(adev, enable); in soc15_enable_doorbell_aperture()
685 adev->nbio.funcs->enable_doorbell_selfring_aperture(adev, enable); in soc15_enable_doorbell_aperture()
697 static uint32_t soc15_get_rev_id(struct amdgpu_device *adev) in soc15_get_rev_id() argument
699 return adev->nbio.funcs->get_rev_id(adev); in soc15_get_rev_id()
702 static void soc15_reg_base_init(struct amdgpu_device *adev) in soc15_reg_base_init() argument
705 switch (adev->asic_type) { in soc15_reg_base_init()
710 vega10_reg_base_init(adev); in soc15_reg_base_init()
713 vega20_reg_base_init(adev); in soc15_reg_base_init()
716 arct_reg_base_init(adev); in soc15_reg_base_init()
719 aldebaran_reg_base_init(adev); in soc15_reg_base_init()
722 DRM_ERROR("Unsupported asic type: %d!\n", adev->asic_type); in soc15_reg_base_init()
727 void soc15_set_virt_ops(struct amdgpu_device *adev) in soc15_set_virt_ops() argument
729 adev->virt.ops = &xgpu_ai_virt_ops; in soc15_set_virt_ops()
734 soc15_reg_base_init(adev); in soc15_set_virt_ops()
737 static bool soc15_need_full_reset(struct amdgpu_device *adev) in soc15_need_full_reset() argument
743 static void soc15_get_pcie_usage(struct amdgpu_device *adev, uint64_t *count0, in soc15_get_pcie_usage() argument
753 if (adev->flags & AMD_IS_APU) in soc15_get_pcie_usage()
790 static void vega20_get_pcie_usage(struct amdgpu_device *adev, uint64_t *count0, in vega20_get_pcie_usage() argument
800 if (adev->flags & AMD_IS_APU) in vega20_get_pcie_usage()
839 static bool soc15_need_reset_on_init(struct amdgpu_device *adev) in soc15_need_reset_on_init() argument
844 if (adev->asic_type == CHIP_RENOIR) in soc15_need_reset_on_init()
850 if (!amdgpu_passthrough(adev)) in soc15_need_reset_on_init()
853 if (adev->flags & AMD_IS_APU) in soc15_need_reset_on_init()
866 static uint64_t soc15_get_pcie_replay_count(struct amdgpu_device *adev) in soc15_get_pcie_replay_count() argument
878 static void soc15_pre_asic_init(struct amdgpu_device *adev) in soc15_pre_asic_init() argument
880 gmc_v9_0_restore_registers(adev); in soc15_pre_asic_init()
930 struct amdgpu_device *adev = (struct amdgpu_device *)handle; in soc15_common_early_init() local
932 if (!amdgpu_sriov_vf(adev)) { in soc15_common_early_init()
933 adev->rmmio_remap.reg_offset = MMIO_REG_HOLE_OFFSET; in soc15_common_early_init()
934 adev->rmmio_remap.bus_addr = adev->rmmio_base + MMIO_REG_HOLE_OFFSET; in soc15_common_early_init()
936 adev->smc_rreg = NULL; in soc15_common_early_init()
937 adev->smc_wreg = NULL; in soc15_common_early_init()
938 adev->pcie_rreg = &soc15_pcie_rreg; in soc15_common_early_init()
939 adev->pcie_wreg = &soc15_pcie_wreg; in soc15_common_early_init()
940 adev->pcie_rreg64 = &soc15_pcie_rreg64; in soc15_common_early_init()
941 adev->pcie_wreg64 = &soc15_pcie_wreg64; in soc15_common_early_init()
942 adev->uvd_ctx_rreg = &soc15_uvd_ctx_rreg; in soc15_common_early_init()
943 adev->uvd_ctx_wreg = &soc15_uvd_ctx_wreg; in soc15_common_early_init()
944 adev->didt_rreg = &soc15_didt_rreg; in soc15_common_early_init()
945 adev->didt_wreg = &soc15_didt_wreg; in soc15_common_early_init()
946 adev->gc_cac_rreg = &soc15_gc_cac_rreg; in soc15_common_early_init()
947 adev->gc_cac_wreg = &soc15_gc_cac_wreg; in soc15_common_early_init()
948 adev->se_cac_rreg = &soc15_se_cac_rreg; in soc15_common_early_init()
949 adev->se_cac_wreg = &soc15_se_cac_wreg; in soc15_common_early_init()
951 adev->rev_id = soc15_get_rev_id(adev); in soc15_common_early_init()
952 adev->external_rev_id = 0xFF; in soc15_common_early_init()
956 switch (adev->ip_versions[GC_HWIP][0]) { in soc15_common_early_init()
958 adev->asic_funcs = &soc15_asic_funcs; in soc15_common_early_init()
959 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG | in soc15_common_early_init()
978 adev->pg_flags = 0; in soc15_common_early_init()
979 adev->external_rev_id = 0x1; in soc15_common_early_init()
982 adev->asic_funcs = &soc15_asic_funcs; in soc15_common_early_init()
983 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG | in soc15_common_early_init()
1001 adev->pg_flags = 0; in soc15_common_early_init()
1002 adev->external_rev_id = adev->rev_id + 0x14; in soc15_common_early_init()
1005 adev->asic_funcs = &vega20_asic_funcs; in soc15_common_early_init()
1006 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG | in soc15_common_early_init()
1024 adev->pg_flags = 0; in soc15_common_early_init()
1025 adev->external_rev_id = adev->rev_id + 0x28; in soc15_common_early_init()
1029 adev->asic_funcs = &soc15_asic_funcs; in soc15_common_early_init()
1031 if (adev->rev_id >= 0x8) in soc15_common_early_init()
1032 adev->apu_flags |= AMD_APU_IS_RAVEN2; in soc15_common_early_init()
1034 if (adev->apu_flags & AMD_APU_IS_RAVEN2) in soc15_common_early_init()
1035 adev->external_rev_id = adev->rev_id + 0x79; in soc15_common_early_init()
1036 else if (adev->apu_flags & AMD_APU_IS_PICASSO) in soc15_common_early_init()
1037 adev->external_rev_id = adev->rev_id + 0x41; in soc15_common_early_init()
1038 else if (adev->rev_id == 1) in soc15_common_early_init()
1039 adev->external_rev_id = adev->rev_id + 0x20; in soc15_common_early_init()
1041 adev->external_rev_id = adev->rev_id + 0x01; in soc15_common_early_init()
1043 if (adev->apu_flags & AMD_APU_IS_RAVEN2) { in soc15_common_early_init()
1044 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG | in soc15_common_early_init()
1059 adev->pg_flags = AMD_PG_SUPPORT_SDMA | AMD_PG_SUPPORT_VCN; in soc15_common_early_init()
1060 } else if (adev->apu_flags & AMD_APU_IS_PICASSO) { in soc15_common_early_init()
1061 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG | in soc15_common_early_init()
1079 adev->pg_flags = AMD_PG_SUPPORT_SDMA | in soc15_common_early_init()
1082 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG | in soc15_common_early_init()
1101 adev->pg_flags = AMD_PG_SUPPORT_SDMA | AMD_PG_SUPPORT_VCN; in soc15_common_early_init()
1105 adev->asic_funcs = &vega20_asic_funcs; in soc15_common_early_init()
1106 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG | in soc15_common_early_init()
1120 adev->pg_flags = AMD_PG_SUPPORT_VCN | AMD_PG_SUPPORT_VCN_DPG; in soc15_common_early_init()
1121 adev->external_rev_id = adev->rev_id + 0x32; in soc15_common_early_init()
1124 adev->asic_funcs = &soc15_asic_funcs; in soc15_common_early_init()
1126 if (adev->apu_flags & AMD_APU_IS_RENOIR) in soc15_common_early_init()
1127 adev->external_rev_id = adev->rev_id + 0x91; in soc15_common_early_init()
1129 adev->external_rev_id = adev->rev_id + 0xa1; in soc15_common_early_init()
1130 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG | in soc15_common_early_init()
1149 adev->pg_flags = AMD_PG_SUPPORT_SDMA | in soc15_common_early_init()
1155 adev->asic_funcs = &vega20_asic_funcs; in soc15_common_early_init()
1156 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG | in soc15_common_early_init()
1164 adev->pg_flags = AMD_PG_SUPPORT_VCN_DPG; in soc15_common_early_init()
1165 adev->external_rev_id = adev->rev_id + 0x3c; in soc15_common_early_init()
1172 if (amdgpu_sriov_vf(adev)) { in soc15_common_early_init()
1173 amdgpu_virt_init_setting(adev); in soc15_common_early_init()
1174 xgpu_ai_mailbox_set_irq_funcs(adev); in soc15_common_early_init()
1182 struct amdgpu_device *adev = (struct amdgpu_device *)handle; in soc15_common_late_init() local
1184 if (amdgpu_sriov_vf(adev)) in soc15_common_late_init()
1185 xgpu_ai_mailbox_get_irq(adev); in soc15_common_late_init()
1192 struct amdgpu_device *adev = (struct amdgpu_device *)handle; in soc15_common_sw_init() local
1194 if (amdgpu_sriov_vf(adev)) in soc15_common_sw_init()
1195 xgpu_ai_mailbox_add_irq_id(adev); in soc15_common_sw_init()
1197 if (adev->df.funcs && in soc15_common_sw_init()
1198 adev->df.funcs->sw_init) in soc15_common_sw_init()
1199 adev->df.funcs->sw_init(adev); in soc15_common_sw_init()
1206 struct amdgpu_device *adev = (struct amdgpu_device *)handle; in soc15_common_sw_fini() local
1208 if (adev->df.funcs && in soc15_common_sw_fini()
1209 adev->df.funcs->sw_fini) in soc15_common_sw_fini()
1210 adev->df.funcs->sw_fini(adev); in soc15_common_sw_fini()
1214 static void soc15_sdma_doorbell_range_init(struct amdgpu_device *adev) in soc15_sdma_doorbell_range_init() argument
1219 if (!amdgpu_sriov_vf(adev)) { in soc15_sdma_doorbell_range_init()
1220 for (i = 0; i < adev->sdma.num_instances; i++) { in soc15_sdma_doorbell_range_init()
1221 adev->nbio.funcs->sdma_doorbell_range(adev, i, in soc15_sdma_doorbell_range_init()
1222 true, adev->doorbell_index.sdma_engine[i] << 1, in soc15_sdma_doorbell_range_init()
1223 adev->doorbell_index.sdma_doorbell_range); in soc15_sdma_doorbell_range_init()
1230 struct amdgpu_device *adev = (struct amdgpu_device *)handle; in soc15_common_hw_init() local
1233 soc15_pcie_gen3_enable(adev); in soc15_common_hw_init()
1235 soc15_program_aspm(adev); in soc15_common_hw_init()
1237 adev->nbio.funcs->init_registers(adev); in soc15_common_hw_init()
1242 if (adev->nbio.funcs->remap_hdp_registers && !amdgpu_sriov_vf(adev)) in soc15_common_hw_init()
1243 adev->nbio.funcs->remap_hdp_registers(adev); in soc15_common_hw_init()
1246 soc15_enable_doorbell_aperture(adev, true); in soc15_common_hw_init()
1253 soc15_sdma_doorbell_range_init(adev); in soc15_common_hw_init()
1260 struct amdgpu_device *adev = (struct amdgpu_device *)handle; in soc15_common_hw_fini() local
1263 soc15_enable_doorbell_aperture(adev, false); in soc15_common_hw_fini()
1264 if (amdgpu_sriov_vf(adev)) in soc15_common_hw_fini()
1265 xgpu_ai_mailbox_put_irq(adev); in soc15_common_hw_fini()
1267 if (adev->nbio.ras_if && in soc15_common_hw_fini()
1268 amdgpu_ras_is_supported(adev, adev->nbio.ras_if->block)) { in soc15_common_hw_fini()
1269 if (adev->nbio.ras && in soc15_common_hw_fini()
1270 adev->nbio.ras->init_ras_controller_interrupt) in soc15_common_hw_fini()
1271 amdgpu_irq_put(adev, &adev->nbio.ras_controller_irq, 0); in soc15_common_hw_fini()
1272 if (adev->nbio.ras && in soc15_common_hw_fini()
1273 adev->nbio.ras->init_ras_err_event_athub_interrupt) in soc15_common_hw_fini()
1274 amdgpu_irq_put(adev, &adev->nbio.ras_err_event_athub_irq, 0); in soc15_common_hw_fini()
1282 struct amdgpu_device *adev = (struct amdgpu_device *)handle; in soc15_common_suspend() local
1284 return soc15_common_hw_fini(adev); in soc15_common_suspend()
1289 struct amdgpu_device *adev = (struct amdgpu_device *)handle; in soc15_common_resume() local
1291 return soc15_common_hw_init(adev); in soc15_common_resume()
1309 static void soc15_update_drm_clock_gating(struct amdgpu_device *adev, bool enable) in soc15_update_drm_clock_gating() argument
1315 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_MGCG)) in soc15_update_drm_clock_gating()
1338 static void soc15_update_drm_light_sleep(struct amdgpu_device *adev, bool enable) in soc15_update_drm_light_sleep() argument
1344 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_LS)) in soc15_update_drm_light_sleep()
1356 struct amdgpu_device *adev = (struct amdgpu_device *)handle; in soc15_common_set_clockgating_state() local
1358 if (amdgpu_sriov_vf(adev)) in soc15_common_set_clockgating_state()
1361 switch (adev->ip_versions[NBIO_HWIP][0]) { in soc15_common_set_clockgating_state()
1365 adev->nbio.funcs->update_medium_grain_clock_gating(adev, in soc15_common_set_clockgating_state()
1367 adev->nbio.funcs->update_medium_grain_light_sleep(adev, in soc15_common_set_clockgating_state()
1369 adev->hdp.funcs->update_clock_gating(adev, in soc15_common_set_clockgating_state()
1371 soc15_update_drm_clock_gating(adev, in soc15_common_set_clockgating_state()
1373 soc15_update_drm_light_sleep(adev, in soc15_common_set_clockgating_state()
1375 adev->smuio.funcs->update_rom_clock_gating(adev, in soc15_common_set_clockgating_state()
1377 adev->df.funcs->update_medium_grain_clock_gating(adev, in soc15_common_set_clockgating_state()
1383 adev->nbio.funcs->update_medium_grain_clock_gating(adev, in soc15_common_set_clockgating_state()
1385 adev->nbio.funcs->update_medium_grain_light_sleep(adev, in soc15_common_set_clockgating_state()
1387 adev->hdp.funcs->update_clock_gating(adev, in soc15_common_set_clockgating_state()
1389 soc15_update_drm_clock_gating(adev, in soc15_common_set_clockgating_state()
1391 soc15_update_drm_light_sleep(adev, in soc15_common_set_clockgating_state()
1396 adev->hdp.funcs->update_clock_gating(adev, in soc15_common_set_clockgating_state()
1407 struct amdgpu_device *adev = (struct amdgpu_device *)handle; in soc15_common_get_clockgating_state() local
1410 if (amdgpu_sriov_vf(adev)) in soc15_common_get_clockgating_state()
1413 adev->nbio.funcs->get_clockgating_state(adev, flags); in soc15_common_get_clockgating_state()
1415 adev->hdp.funcs->get_clock_gating_state(adev, flags); in soc15_common_get_clockgating_state()
1417 if (adev->ip_versions[MP0_HWIP][0] != IP_VERSION(13, 0, 2)) { in soc15_common_get_clockgating_state()
1431 adev->smuio.funcs->get_clock_gating_state(adev, flags); in soc15_common_get_clockgating_state()
1433 adev->df.funcs->get_clockgating_state(adev, flags); in soc15_common_get_clockgating_state()