Lines Matching refs:gds
4336 WREG32_SOC15(GC, 0, mmGDS_VMID0_SIZE, adev->gds.gds_size); in gfx_v9_0_do_edc_gds_workarounds()
4348 adev->gds.gds_size); in gfx_v9_0_do_edc_gds_workarounds()
4573 (adev->gds.gds_size)) { in gfx_v9_0_ecc_late_init()
5197 amdgpu_ring_write(ring, ring->adev->gds.gds_compute_max_wave_id); in gfx_v9_0_ring_emit_ib_compute()
6860 adev->gds.gds_size = 0x10000; in gfx_v9_0_set_gds_init()
6865 adev->gds.gds_size = 0x1000; in gfx_v9_0_set_gds_init()
6871 adev->gds.gds_size = 0; in gfx_v9_0_set_gds_init()
6874 adev->gds.gds_size = 0x10000; in gfx_v9_0_set_gds_init()
6881 adev->gds.gds_compute_max_wave_id = 0x7ff; in gfx_v9_0_set_gds_init()
6884 adev->gds.gds_compute_max_wave_id = 0x27f; in gfx_v9_0_set_gds_init()
6889 adev->gds.gds_compute_max_wave_id = 0x77; /* raven2 */ in gfx_v9_0_set_gds_init()
6891 adev->gds.gds_compute_max_wave_id = 0x15f; /* raven1 */ in gfx_v9_0_set_gds_init()
6894 adev->gds.gds_compute_max_wave_id = 0xfff; in gfx_v9_0_set_gds_init()
6898 adev->gds.gds_compute_max_wave_id = 0; in gfx_v9_0_set_gds_init()
6902 adev->gds.gds_compute_max_wave_id = 0x7ff; in gfx_v9_0_set_gds_init()
6906 adev->gds.gws_size = 64; in gfx_v9_0_set_gds_init()
6907 adev->gds.oa_size = 16; in gfx_v9_0_set_gds_init()