Lines Matching full:hw
119 .hw.init = &(struct clk_init_data){
136 .hw.init = &(struct clk_init_data){
140 &gxbb_fixed_pll_dco.hw
153 .hw.init = &(struct clk_init_data){
196 .hw.init = &(struct clk_init_data){
200 &gxbb_hdmi_pll_pre_mult.hw
250 .hw.init = &(struct clk_init_data){
272 .hw.init = &(struct clk_init_data){
276 &gxbb_hdmi_pll_dco.hw
290 .hw.init = &(struct clk_init_data){
294 &gxbb_hdmi_pll_od.hw
308 .hw.init = &(struct clk_init_data){
312 &gxbb_hdmi_pll_od2.hw
326 .hw.init = &(struct clk_init_data){
330 &gxl_hdmi_pll_dco.hw
344 .hw.init = &(struct clk_init_data){
348 &gxl_hdmi_pll_od.hw
362 .hw.init = &(struct clk_init_data){
366 &gxl_hdmi_pll_od2.hw
401 .hw.init = &(struct clk_init_data){
418 .hw.init = &(struct clk_init_data){
422 &gxbb_sys_pll_dco.hw
466 .hw.init = &(struct clk_init_data){
520 .hw.init = &(struct clk_init_data){
537 .hw.init = &(struct clk_init_data){
559 .hw.init = &(struct clk_init_data){
563 &gxbb_fixed_pll.hw
574 .hw.init = &(struct clk_init_data){
578 &gxbb_fclk_div2_div.hw
588 .hw.init = &(struct clk_init_data){
591 .parent_hws = (const struct clk_hw *[]) { &gxbb_fixed_pll.hw },
601 .hw.init = &(struct clk_init_data){
605 &gxbb_fclk_div3_div.hw
626 .hw.init = &(struct clk_init_data){
629 .parent_hws = (const struct clk_hw *[]) { &gxbb_fixed_pll.hw },
639 .hw.init = &(struct clk_init_data){
643 &gxbb_fclk_div4_div.hw
652 .hw.init = &(struct clk_init_data){
655 .parent_hws = (const struct clk_hw *[]) { &gxbb_fixed_pll.hw },
665 .hw.init = &(struct clk_init_data){
669 &gxbb_fclk_div5_div.hw
678 .hw.init = &(struct clk_init_data){
681 .parent_hws = (const struct clk_hw *[]) { &gxbb_fixed_pll.hw },
691 .hw.init = &(struct clk_init_data){
695 &gxbb_fclk_div7_div.hw
707 .hw.init = &(struct clk_init_data){
710 .parent_hws = (const struct clk_hw *[]) { &gxbb_fixed_pll.hw },
734 .hw.init = &(struct clk_init_data){
738 &gxbb_mpll_prediv.hw
763 .hw.init = &(struct clk_init_data){
767 &gxbb_mpll_prediv.hw
778 .hw.init = &(struct clk_init_data){
815 .hw.init = &(struct clk_init_data){
819 &gxbb_mpll_prediv.hw
830 .hw.init = &(struct clk_init_data){
833 .parent_hws = (const struct clk_hw *[]) { &gxbb_mpll1_div.hw },
858 .hw.init = &(struct clk_init_data){
862 &gxbb_mpll_prediv.hw
873 .hw.init = &(struct clk_init_data){
876 .parent_hws = (const struct clk_hw *[]) { &gxbb_mpll2_div.hw },
885 { .hw = &gxbb_fclk_div7.hw },
886 { .hw = &gxbb_mpll1.hw },
887 { .hw = &gxbb_mpll2.hw },
888 { .hw = &gxbb_fclk_div4.hw },
889 { .hw = &gxbb_fclk_div3.hw },
890 { .hw = &gxbb_fclk_div5.hw },
900 .hw.init = &(struct clk_init_data){
919 .hw.init = &(struct clk_init_data){
923 &gxbb_mpeg_clk_sel.hw
935 .hw.init = &(struct clk_init_data){
939 &gxbb_mpeg_clk_div.hw
952 .hw.init = &(struct clk_init_data){
958 { .hw = &gxbb_clk81.hw },
970 .hw.init = &(struct clk_init_data){
974 &gxbb_sar_adc_clk_sel.hw
986 .hw.init = &(struct clk_init_data){
990 &gxbb_sar_adc_clk_div.hw
1006 { .hw = &gxbb_gp0_pll.hw },
1007 { .hw = &gxbb_mpll2.hw },
1008 { .hw = &gxbb_mpll1.hw },
1009 { .hw = &gxbb_fclk_div7.hw },
1010 { .hw = &gxbb_fclk_div4.hw },
1011 { .hw = &gxbb_fclk_div3.hw },
1012 { .hw = &gxbb_fclk_div5.hw },
1021 .hw.init = &(struct clk_init_data){
1042 .hw.init = &(struct clk_init_data){
1046 &gxbb_mali_0_sel.hw
1058 .hw.init = &(struct clk_init_data){
1062 &gxbb_mali_0_div.hw
1075 .hw.init = &(struct clk_init_data){
1096 .hw.init = &(struct clk_init_data){
1100 &gxbb_mali_1_sel.hw
1112 .hw.init = &(struct clk_init_data){
1116 &gxbb_mali_1_div.hw
1124 &gxbb_mali_0.hw,
1125 &gxbb_mali_1.hw,
1134 .hw.init = &(struct clk_init_data){
1151 .hw.init = &(struct clk_init_data){
1155 &gxbb_mpll0.hw,
1156 &gxbb_mpll1.hw,
1157 &gxbb_mpll2.hw,
1170 .hw.init = &(struct clk_init_data){
1174 &gxbb_cts_amclk_sel.hw
1186 .hw.init = &(struct clk_init_data){
1190 &gxbb_cts_amclk_div.hw
1205 .hw.init = &(struct clk_init_data) {
1209 &gxbb_mpll0.hw,
1210 &gxbb_mpll1.hw,
1211 &gxbb_mpll2.hw,
1224 .hw.init = &(struct clk_init_data) {
1228 &gxbb_cts_mclk_i958_sel.hw
1240 .hw.init = &(struct clk_init_data){
1244 &gxbb_cts_mclk_i958_div.hw
1257 .hw.init = &(struct clk_init_data){
1261 &gxbb_cts_amclk.hw,
1262 &gxbb_cts_mclk_i958.hw
1281 { .hw = &gxbb_fclk_div3.hw },
1282 { .hw = &gxbb_fclk_div5.hw },
1291 .hw.init = &(struct clk_init_data){
1306 .hw.init = &(struct clk_init_data){
1310 &gxbb_32k_clk_sel.hw
1322 .hw.init = &(struct clk_init_data){
1326 &gxbb_32k_clk_div.hw
1335 { .hw = &gxbb_fclk_div2.hw },
1336 { .hw = &gxbb_fclk_div3.hw },
1337 { .hw = &gxbb_fclk_div5.hw },
1338 { .hw = &gxbb_fclk_div7.hw },
1354 .hw.init = &(struct clk_init_data) {
1370 .hw.init = &(struct clk_init_data) {
1374 &gxbb_sd_emmc_a_clk0_sel.hw
1386 .hw.init = &(struct clk_init_data){
1390 &gxbb_sd_emmc_a_clk0_div.hw
1404 .hw.init = &(struct clk_init_data) {
1420 .hw.init = &(struct clk_init_data) {
1424 &gxbb_sd_emmc_b_clk0_sel.hw
1436 .hw.init = &(struct clk_init_data){
1440 &gxbb_sd_emmc_b_clk0_div.hw
1454 .hw.init = &(struct clk_init_data) {
1470 .hw.init = &(struct clk_init_data) {
1474 &gxbb_sd_emmc_c_clk0_sel.hw
1486 .hw.init = &(struct clk_init_data){
1490 &gxbb_sd_emmc_c_clk0_div.hw
1500 &gxbb_fclk_div4.hw,
1501 &gxbb_fclk_div3.hw,
1502 &gxbb_fclk_div5.hw,
1503 &gxbb_fclk_div7.hw,
1512 .hw.init = &(struct clk_init_data){
1531 .hw.init = &(struct clk_init_data){
1534 .parent_hws = (const struct clk_hw *[]) { &gxbb_vpu_0_sel.hw },
1545 .hw.init = &(struct clk_init_data) {
1548 .parent_hws = (const struct clk_hw *[]) { &gxbb_vpu_0_div.hw },
1560 .hw.init = &(struct clk_init_data){
1579 .hw.init = &(struct clk_init_data){
1582 .parent_hws = (const struct clk_hw *[]) { &gxbb_vpu_1_sel.hw },
1593 .hw.init = &(struct clk_init_data) {
1596 .parent_hws = (const struct clk_hw *[]) { &gxbb_vpu_1_div.hw },
1608 .hw.init = &(struct clk_init_data){
1616 &gxbb_vpu_0.hw,
1617 &gxbb_vpu_1.hw
1627 &gxbb_fclk_div4.hw,
1628 &gxbb_fclk_div3.hw,
1629 &gxbb_fclk_div5.hw,
1630 &gxbb_fclk_div7.hw,
1639 .hw.init = &(struct clk_init_data){
1658 .hw.init = &(struct clk_init_data){
1662 &gxbb_vapb_0_sel.hw
1674 .hw.init = &(struct clk_init_data) {
1678 &gxbb_vapb_0_div.hw
1691 .hw.init = &(struct clk_init_data){
1710 .hw.init = &(struct clk_init_data){
1714 &gxbb_vapb_1_sel.hw
1726 .hw.init = &(struct clk_init_data) {
1730 &gxbb_vapb_1_div.hw
1743 .hw.init = &(struct clk_init_data){
1751 &gxbb_vapb_0.hw,
1752 &gxbb_vapb_1.hw
1764 .hw.init = &(struct clk_init_data) {
1767 .parent_hws = (const struct clk_hw *[]) { &gxbb_vapb_sel.hw },
1788 .hw.init = &(struct clk_init_data) {
1808 { .hw = &gxbb_vid_pll_div.hw },
1825 .hw.init = &(struct clk_init_data){
1843 .hw.init = &(struct clk_init_data) {
1847 &gxbb_vid_pll_sel.hw
1855 &gxbb_vid_pll.hw,
1856 &gxbb_fclk_div4.hw,
1857 &gxbb_fclk_div3.hw,
1858 &gxbb_fclk_div5.hw,
1859 &gxbb_vid_pll.hw,
1860 &gxbb_fclk_div7.hw,
1861 &gxbb_mpll1.hw,
1870 .hw.init = &(struct clk_init_data){
1890 .hw.init = &(struct clk_init_data){
1909 .hw.init = &(struct clk_init_data) {
1912 .parent_hws = (const struct clk_hw *[]) { &gxbb_vclk_sel.hw },
1923 .hw.init = &(struct clk_init_data) {
1926 .parent_hws = (const struct clk_hw *[]) { &gxbb_vclk2_sel.hw },
1938 .hw.init = &(struct clk_init_data){
1942 &gxbb_vclk_input.hw
1955 .hw.init = &(struct clk_init_data){
1959 &gxbb_vclk2_input.hw
1971 .hw.init = &(struct clk_init_data) {
1974 .parent_hws = (const struct clk_hw *[]) { &gxbb_vclk_div.hw },
1985 .hw.init = &(struct clk_init_data) {
1988 .parent_hws = (const struct clk_hw *[]) { &gxbb_vclk2_div.hw },
1999 .hw.init = &(struct clk_init_data) {
2002 .parent_hws = (const struct clk_hw *[]) { &gxbb_vclk.hw },
2013 .hw.init = &(struct clk_init_data) {
2016 .parent_hws = (const struct clk_hw *[]) { &gxbb_vclk.hw },
2027 .hw.init = &(struct clk_init_data) {
2030 .parent_hws = (const struct clk_hw *[]) { &gxbb_vclk.hw },
2041 .hw.init = &(struct clk_init_data) {
2044 .parent_hws = (const struct clk_hw *[]) { &gxbb_vclk.hw },
2055 .hw.init = &(struct clk_init_data) {
2058 .parent_hws = (const struct clk_hw *[]) { &gxbb_vclk.hw },
2069 .hw.init = &(struct clk_init_data) {
2072 .parent_hws = (const struct clk_hw *[]) { &gxbb_vclk2.hw },
2083 .hw.init = &(struct clk_init_data) {
2086 .parent_hws = (const struct clk_hw *[]) { &gxbb_vclk2.hw },
2097 .hw.init = &(struct clk_init_data) {
2100 .parent_hws = (const struct clk_hw *[]) { &gxbb_vclk2.hw },
2111 .hw.init = &(struct clk_init_data) {
2114 .parent_hws = (const struct clk_hw *[]) { &gxbb_vclk2.hw },
2125 .hw.init = &(struct clk_init_data) {
2128 .parent_hws = (const struct clk_hw *[]) { &gxbb_vclk2.hw },
2137 .hw.init = &(struct clk_init_data){
2141 &gxbb_vclk_div2_en.hw
2150 .hw.init = &(struct clk_init_data){
2154 &gxbb_vclk_div4_en.hw
2163 .hw.init = &(struct clk_init_data){
2167 &gxbb_vclk_div6_en.hw
2176 .hw.init = &(struct clk_init_data){
2180 &gxbb_vclk_div12_en.hw
2189 .hw.init = &(struct clk_init_data){
2193 &gxbb_vclk2_div2_en.hw
2202 .hw.init = &(struct clk_init_data){
2206 &gxbb_vclk2_div4_en.hw
2215 .hw.init = &(struct clk_init_data){
2219 &gxbb_vclk2_div6_en.hw
2228 .hw.init = &(struct clk_init_data){
2232 &gxbb_vclk2_div12_en.hw
2240 &gxbb_vclk_div1.hw,
2241 &gxbb_vclk_div2.hw,
2242 &gxbb_vclk_div4.hw,
2243 &gxbb_vclk_div6.hw,
2244 &gxbb_vclk_div12.hw,
2245 &gxbb_vclk2_div1.hw,
2246 &gxbb_vclk2_div2.hw,
2247 &gxbb_vclk2_div4.hw,
2248 &gxbb_vclk2_div6.hw,
2249 &gxbb_vclk2_div12.hw,
2259 .hw.init = &(struct clk_init_data){
2275 .hw.init = &(struct clk_init_data){
2291 .hw.init = &(struct clk_init_data){
2303 &gxbb_vclk_div1.hw,
2304 &gxbb_vclk_div2.hw,
2305 &gxbb_vclk_div4.hw,
2306 &gxbb_vclk_div6.hw,
2307 &gxbb_vclk_div12.hw,
2308 &gxbb_vclk2_div1.hw,
2309 &gxbb_vclk2_div2.hw,
2310 &gxbb_vclk2_div4.hw,
2311 &gxbb_vclk2_div6.hw,
2312 &gxbb_vclk2_div12.hw,
2322 .hw.init = &(struct clk_init_data){
2342 .hw.init = &(struct clk_init_data) {
2346 &gxbb_cts_enci_sel.hw
2358 .hw.init = &(struct clk_init_data) {
2362 &gxbb_cts_encp_sel.hw
2374 .hw.init = &(struct clk_init_data) {
2378 &gxbb_cts_vdac_sel.hw
2390 .hw.init = &(struct clk_init_data) {
2394 &gxbb_hdmi_tx_sel.hw
2405 { .hw = &gxbb_fclk_div4.hw },
2406 { .hw = &gxbb_fclk_div3.hw },
2407 { .hw = &gxbb_fclk_div5.hw },
2417 .hw.init = &(struct clk_init_data){
2432 .hw.init = &(struct clk_init_data){
2435 .parent_hws = (const struct clk_hw *[]) { &gxbb_hdmi_sel.hw },
2446 .hw.init = &(struct clk_init_data) {
2449 .parent_hws = (const struct clk_hw *[]) { &gxbb_hdmi_div.hw },
2458 &gxbb_fclk_div4.hw,
2459 &gxbb_fclk_div3.hw,
2460 &gxbb_fclk_div5.hw,
2461 &gxbb_fclk_div7.hw,
2471 .hw.init = &(struct clk_init_data){
2487 .hw.init = &(struct clk_init_data){
2491 &gxbb_vdec_1_sel.hw
2503 .hw.init = &(struct clk_init_data) {
2507 &gxbb_vdec_1_div.hw
2521 .hw.init = &(struct clk_init_data){
2537 .hw.init = &(struct clk_init_data){
2541 &gxbb_vdec_hevc_sel.hw
2553 .hw.init = &(struct clk_init_data) {
2557 &gxbb_vdec_hevc_div.hw
2568 { .hw = &gxbb_vdec_1.hw },
2569 { .hw = &gxbb_vdec_hevc.hw },
2570 { .hw = &gxbb_mpll0.hw },
2571 { .hw = &gxbb_mpll1.hw },
2572 { .hw = &gxbb_mpll2.hw },
2573 { .hw = &gxbb_fclk_div4.hw },
2574 { .hw = &gxbb_fclk_div3.hw },
2575 { .hw = &gxbb_fclk_div5.hw },
2576 { .hw = &gxbb_fclk_div7.hw },
2577 { .hw = &gxbb_gp0_pll.hw },
2587 .hw.init = &(struct clk_init_data){
2607 .hw.init = &(struct clk_init_data){
2611 &gxbb_gen_clk_sel.hw
2623 .hw.init = &(struct clk_init_data){
2627 &gxbb_gen_clk_div.hw
2635 MESON_PCLK(_name, _reg, _bit, &gxbb_clk81.hw)
2720 static MESON_PCLK(gxbb_aiu_glue, HHI_GCLK_MPEG1, 6, &gxbb_aiu.hw);
2721 static MESON_PCLK(gxbb_iec958, HHI_GCLK_MPEG1, 7, &gxbb_aiu_glue.hw);
2722 static MESON_PCLK(gxbb_i2s_out, HHI_GCLK_MPEG1, 8, &gxbb_aiu_glue.hw);
2723 static MESON_PCLK(gxbb_amclk, HHI_GCLK_MPEG1, 9, &gxbb_aiu_glue.hw);
2724 static MESON_PCLK(gxbb_aififo2, HHI_GCLK_MPEG1, 10, &gxbb_aiu_glue.hw);
2725 static MESON_PCLK(gxbb_mixer, HHI_GCLK_MPEG1, 11, &gxbb_aiu_glue.hw);
2726 static MESON_PCLK(gxbb_mixer_iface, HHI_GCLK_MPEG1, 12, &gxbb_aiu_glue.hw);
2727 static MESON_PCLK(gxbb_adc, HHI_GCLK_MPEG1, 13, &gxbb_aiu_glue.hw);
2733 [CLKID_SYS_PLL] = &gxbb_sys_pll.hw,
2734 [CLKID_HDMI_PLL] = &gxbb_hdmi_pll.hw,
2735 [CLKID_FIXED_PLL] = &gxbb_fixed_pll.hw,
2736 [CLKID_FCLK_DIV2] = &gxbb_fclk_div2.hw,
2737 [CLKID_FCLK_DIV3] = &gxbb_fclk_div3.hw,
2738 [CLKID_FCLK_DIV4] = &gxbb_fclk_div4.hw,
2739 [CLKID_FCLK_DIV5] = &gxbb_fclk_div5.hw,
2740 [CLKID_FCLK_DIV7] = &gxbb_fclk_div7.hw,
2741 [CLKID_GP0_PLL] = &gxbb_gp0_pll.hw,
2742 [CLKID_MPEG_SEL] = &gxbb_mpeg_clk_sel.hw,
2743 [CLKID_MPEG_DIV] = &gxbb_mpeg_clk_div.hw,
2744 [CLKID_CLK81] = &gxbb_clk81.hw,
2745 [CLKID_MPLL0] = &gxbb_mpll0.hw,
2746 [CLKID_MPLL1] = &gxbb_mpll1.hw,
2747 [CLKID_MPLL2] = &gxbb_mpll2.hw,
2748 [CLKID_DDR] = &gxbb_ddr.hw,
2749 [CLKID_DOS] = &gxbb_dos.hw,
2750 [CLKID_ISA] = &gxbb_isa.hw,
2751 [CLKID_PL301] = &gxbb_pl301.hw,
2752 [CLKID_PERIPHS] = &gxbb_periphs.hw,
2753 [CLKID_SPICC] = &gxbb_spicc.hw,
2754 [CLKID_I2C] = &gxbb_i2c.hw,
2755 [CLKID_SAR_ADC] = &gxbb_sar_adc.hw,
2756 [CLKID_SMART_CARD] = &gxbb_smart_card.hw,
2757 [CLKID_RNG0] = &gxbb_rng0.hw,
2758 [CLKID_UART0] = &gxbb_uart0.hw,
2759 [CLKID_SDHC] = &gxbb_sdhc.hw,
2760 [CLKID_STREAM] = &gxbb_stream.hw,
2761 [CLKID_ASYNC_FIFO] = &gxbb_async_fifo.hw,
2762 [CLKID_SDIO] = &gxbb_sdio.hw,
2763 [CLKID_ABUF] = &gxbb_abuf.hw,
2764 [CLKID_HIU_IFACE] = &gxbb_hiu_iface.hw,
2765 [CLKID_ASSIST_MISC] = &gxbb_assist_misc.hw,
2766 [CLKID_SPI] = &gxbb_spi.hw,
2767 [CLKID_I2S_SPDIF] = &gxbb_i2s_spdif.hw,
2768 [CLKID_ETH] = &gxbb_eth.hw,
2769 [CLKID_DEMUX] = &gxbb_demux.hw,
2770 [CLKID_AIU_GLUE] = &gxbb_aiu_glue.hw,
2771 [CLKID_IEC958] = &gxbb_iec958.hw,
2772 [CLKID_I2S_OUT] = &gxbb_i2s_out.hw,
2773 [CLKID_AMCLK] = &gxbb_amclk.hw,
2774 [CLKID_AIFIFO2] = &gxbb_aififo2.hw,
2775 [CLKID_MIXER] = &gxbb_mixer.hw,
2776 [CLKID_MIXER_IFACE] = &gxbb_mixer_iface.hw,
2777 [CLKID_ADC] = &gxbb_adc.hw,
2778 [CLKID_BLKMV] = &gxbb_blkmv.hw,
2779 [CLKID_AIU] = &gxbb_aiu.hw,
2780 [CLKID_UART1] = &gxbb_uart1.hw,
2781 [CLKID_G2D] = &gxbb_g2d.hw,
2782 [CLKID_USB0] = &gxbb_usb0.hw,
2783 [CLKID_USB1] = &gxbb_usb1.hw,
2784 [CLKID_RESET] = &gxbb_reset.hw,
2785 [CLKID_NAND] = &gxbb_nand.hw,
2786 [CLKID_DOS_PARSER] = &gxbb_dos_parser.hw,
2787 [CLKID_USB] = &gxbb_usb.hw,
2788 [CLKID_VDIN1] = &gxbb_vdin1.hw,
2789 [CLKID_AHB_ARB0] = &gxbb_ahb_arb0.hw,
2790 [CLKID_EFUSE] = &gxbb_efuse.hw,
2791 [CLKID_BOOT_ROM] = &gxbb_boot_rom.hw,
2792 [CLKID_AHB_DATA_BUS] = &gxbb_ahb_data_bus.hw,
2793 [CLKID_AHB_CTRL_BUS] = &gxbb_ahb_ctrl_bus.hw,
2794 [CLKID_HDMI_INTR_SYNC] = &gxbb_hdmi_intr_sync.hw,
2795 [CLKID_HDMI_PCLK] = &gxbb_hdmi_pclk.hw,
2796 [CLKID_USB1_DDR_BRIDGE] = &gxbb_usb1_ddr_bridge.hw,
2797 [CLKID_USB0_DDR_BRIDGE] = &gxbb_usb0_ddr_bridge.hw,
2798 [CLKID_MMC_PCLK] = &gxbb_mmc_pclk.hw,
2799 [CLKID_DVIN] = &gxbb_dvin.hw,
2800 [CLKID_UART2] = &gxbb_uart2.hw,
2801 [CLKID_SANA] = &gxbb_sana.hw,
2802 [CLKID_VPU_INTR] = &gxbb_vpu_intr.hw,
2803 [CLKID_SEC_AHB_AHB3_BRIDGE] = &gxbb_sec_ahb_ahb3_bridge.hw,
2804 [CLKID_CLK81_A53] = &gxbb_clk81_a53.hw,
2805 [CLKID_VCLK2_VENCI0] = &gxbb_vclk2_venci0.hw,
2806 [CLKID_VCLK2_VENCI1] = &gxbb_vclk2_venci1.hw,
2807 [CLKID_VCLK2_VENCP0] = &gxbb_vclk2_vencp0.hw,
2808 [CLKID_VCLK2_VENCP1] = &gxbb_vclk2_vencp1.hw,
2809 [CLKID_GCLK_VENCI_INT0] = &gxbb_gclk_venci_int0.hw,
2810 [CLKID_GCLK_VENCI_INT] = &gxbb_gclk_vencp_int.hw,
2811 [CLKID_DAC_CLK] = &gxbb_dac_clk.hw,
2812 [CLKID_AOCLK_GATE] = &gxbb_aoclk_gate.hw,
2813 [CLKID_IEC958_GATE] = &gxbb_iec958_gate.hw,
2814 [CLKID_ENC480P] = &gxbb_enc480p.hw,
2815 [CLKID_RNG1] = &gxbb_rng1.hw,
2816 [CLKID_GCLK_VENCI_INT1] = &gxbb_gclk_venci_int1.hw,
2817 [CLKID_VCLK2_VENCLMCC] = &gxbb_vclk2_venclmcc.hw,
2818 [CLKID_VCLK2_VENCL] = &gxbb_vclk2_vencl.hw,
2819 [CLKID_VCLK_OTHER] = &gxbb_vclk_other.hw,
2820 [CLKID_EDP] = &gxbb_edp.hw,
2821 [CLKID_AO_MEDIA_CPU] = &gxbb_ao_media_cpu.hw,
2822 [CLKID_AO_AHB_SRAM] = &gxbb_ao_ahb_sram.hw,
2823 [CLKID_AO_AHB_BUS] = &gxbb_ao_ahb_bus.hw,
2824 [CLKID_AO_IFACE] = &gxbb_ao_iface.hw,
2825 [CLKID_AO_I2C] = &gxbb_ao_i2c.hw,
2826 [CLKID_SD_EMMC_A] = &gxbb_emmc_a.hw,
2827 [CLKID_SD_EMMC_B] = &gxbb_emmc_b.hw,
2828 [CLKID_SD_EMMC_C] = &gxbb_emmc_c.hw,
2829 [CLKID_SAR_ADC_CLK] = &gxbb_sar_adc_clk.hw,
2830 [CLKID_SAR_ADC_SEL] = &gxbb_sar_adc_clk_sel.hw,
2831 [CLKID_SAR_ADC_DIV] = &gxbb_sar_adc_clk_div.hw,
2832 [CLKID_MALI_0_SEL] = &gxbb_mali_0_sel.hw,
2833 [CLKID_MALI_0_DIV] = &gxbb_mali_0_div.hw,
2834 [CLKID_MALI_0] = &gxbb_mali_0.hw,
2835 [CLKID_MALI_1_SEL] = &gxbb_mali_1_sel.hw,
2836 [CLKID_MALI_1_DIV] = &gxbb_mali_1_div.hw,
2837 [CLKID_MALI_1] = &gxbb_mali_1.hw,
2838 [CLKID_MALI] = &gxbb_mali.hw,
2839 [CLKID_CTS_AMCLK] = &gxbb_cts_amclk.hw,
2840 [CLKID_CTS_AMCLK_SEL] = &gxbb_cts_amclk_sel.hw,
2841 [CLKID_CTS_AMCLK_DIV] = &gxbb_cts_amclk_div.hw,
2842 [CLKID_CTS_MCLK_I958] = &gxbb_cts_mclk_i958.hw,
2843 [CLKID_CTS_MCLK_I958_SEL] = &gxbb_cts_mclk_i958_sel.hw,
2844 [CLKID_CTS_MCLK_I958_DIV] = &gxbb_cts_mclk_i958_div.hw,
2845 [CLKID_CTS_I958] = &gxbb_cts_i958.hw,
2846 [CLKID_32K_CLK] = &gxbb_32k_clk.hw,
2847 [CLKID_32K_CLK_SEL] = &gxbb_32k_clk_sel.hw,
2848 [CLKID_32K_CLK_DIV] = &gxbb_32k_clk_div.hw,
2849 [CLKID_SD_EMMC_A_CLK0_SEL] = &gxbb_sd_emmc_a_clk0_sel.hw,
2850 [CLKID_SD_EMMC_A_CLK0_DIV] = &gxbb_sd_emmc_a_clk0_div.hw,
2851 [CLKID_SD_EMMC_A_CLK0] = &gxbb_sd_emmc_a_clk0.hw,
2852 [CLKID_SD_EMMC_B_CLK0_SEL] = &gxbb_sd_emmc_b_clk0_sel.hw,
2853 [CLKID_SD_EMMC_B_CLK0_DIV] = &gxbb_sd_emmc_b_clk0_div.hw,
2854 [CLKID_SD_EMMC_B_CLK0] = &gxbb_sd_emmc_b_clk0.hw,
2855 [CLKID_SD_EMMC_C_CLK0_SEL] = &gxbb_sd_emmc_c_clk0_sel.hw,
2856 [CLKID_SD_EMMC_C_CLK0_DIV] = &gxbb_sd_emmc_c_clk0_div.hw,
2857 [CLKID_SD_EMMC_C_CLK0] = &gxbb_sd_emmc_c_clk0.hw,
2858 [CLKID_VPU_0_SEL] = &gxbb_vpu_0_sel.hw,
2859 [CLKID_VPU_0_DIV] = &gxbb_vpu_0_div.hw,
2860 [CLKID_VPU_0] = &gxbb_vpu_0.hw,
2861 [CLKID_VPU_1_SEL] = &gxbb_vpu_1_sel.hw,
2862 [CLKID_VPU_1_DIV] = &gxbb_vpu_1_div.hw,
2863 [CLKID_VPU_1] = &gxbb_vpu_1.hw,
2864 [CLKID_VPU] = &gxbb_vpu.hw,
2865 [CLKID_VAPB_0_SEL] = &gxbb_vapb_0_sel.hw,
2866 [CLKID_VAPB_0_DIV] = &gxbb_vapb_0_div.hw,
2867 [CLKID_VAPB_0] = &gxbb_vapb_0.hw,
2868 [CLKID_VAPB_1_SEL] = &gxbb_vapb_1_sel.hw,
2869 [CLKID_VAPB_1_DIV] = &gxbb_vapb_1_div.hw,
2870 [CLKID_VAPB_1] = &gxbb_vapb_1.hw,
2871 [CLKID_VAPB_SEL] = &gxbb_vapb_sel.hw,
2872 [CLKID_VAPB] = &gxbb_vapb.hw,
2873 [CLKID_HDMI_PLL_PRE_MULT] = &gxbb_hdmi_pll_pre_mult.hw,
2874 [CLKID_MPLL0_DIV] = &gxbb_mpll0_div.hw,
2875 [CLKID_MPLL1_DIV] = &gxbb_mpll1_div.hw,
2876 [CLKID_MPLL2_DIV] = &gxbb_mpll2_div.hw,
2877 [CLKID_MPLL_PREDIV] = &gxbb_mpll_prediv.hw,
2878 [CLKID_FCLK_DIV2_DIV] = &gxbb_fclk_div2_div.hw,
2879 [CLKID_FCLK_DIV3_DIV] = &gxbb_fclk_div3_div.hw,
2880 [CLKID_FCLK_DIV4_DIV] = &gxbb_fclk_div4_div.hw,
2881 [CLKID_FCLK_DIV5_DIV] = &gxbb_fclk_div5_div.hw,
2882 [CLKID_FCLK_DIV7_DIV] = &gxbb_fclk_div7_div.hw,
2883 [CLKID_VDEC_1_SEL] = &gxbb_vdec_1_sel.hw,
2884 [CLKID_VDEC_1_DIV] = &gxbb_vdec_1_div.hw,
2885 [CLKID_VDEC_1] = &gxbb_vdec_1.hw,
2886 [CLKID_VDEC_HEVC_SEL] = &gxbb_vdec_hevc_sel.hw,
2887 [CLKID_VDEC_HEVC_DIV] = &gxbb_vdec_hevc_div.hw,
2888 [CLKID_VDEC_HEVC] = &gxbb_vdec_hevc.hw,
2889 [CLKID_GEN_CLK_SEL] = &gxbb_gen_clk_sel.hw,
2890 [CLKID_GEN_CLK_DIV] = &gxbb_gen_clk_div.hw,
2891 [CLKID_GEN_CLK] = &gxbb_gen_clk.hw,
2892 [CLKID_FIXED_PLL_DCO] = &gxbb_fixed_pll_dco.hw,
2893 [CLKID_HDMI_PLL_DCO] = &gxbb_hdmi_pll_dco.hw,
2894 [CLKID_HDMI_PLL_OD] = &gxbb_hdmi_pll_od.hw,
2895 [CLKID_HDMI_PLL_OD2] = &gxbb_hdmi_pll_od2.hw,
2896 [CLKID_SYS_PLL_DCO] = &gxbb_sys_pll_dco.hw,
2897 [CLKID_GP0_PLL_DCO] = &gxbb_gp0_pll_dco.hw,
2898 [CLKID_VID_PLL_DIV] = &gxbb_vid_pll_div.hw,
2899 [CLKID_VID_PLL_SEL] = &gxbb_vid_pll_sel.hw,
2900 [CLKID_VID_PLL] = &gxbb_vid_pll.hw,
2901 [CLKID_VCLK_SEL] = &gxbb_vclk_sel.hw,
2902 [CLKID_VCLK2_SEL] = &gxbb_vclk2_sel.hw,
2903 [CLKID_VCLK_INPUT] = &gxbb_vclk_input.hw,
2904 [CLKID_VCLK2_INPUT] = &gxbb_vclk2_input.hw,
2905 [CLKID_VCLK_DIV] = &gxbb_vclk_div.hw,
2906 [CLKID_VCLK2_DIV] = &gxbb_vclk2_div.hw,
2907 [CLKID_VCLK] = &gxbb_vclk.hw,
2908 [CLKID_VCLK2] = &gxbb_vclk2.hw,
2909 [CLKID_VCLK_DIV1] = &gxbb_vclk_div1.hw,
2910 [CLKID_VCLK_DIV2_EN] = &gxbb_vclk_div2_en.hw,
2911 [CLKID_VCLK_DIV2] = &gxbb_vclk_div2.hw,
2912 [CLKID_VCLK_DIV4_EN] = &gxbb_vclk_div4_en.hw,
2913 [CLKID_VCLK_DIV4] = &gxbb_vclk_div4.hw,
2914 [CLKID_VCLK_DIV6_EN] = &gxbb_vclk_div6_en.hw,
2915 [CLKID_VCLK_DIV6] = &gxbb_vclk_div6.hw,
2916 [CLKID_VCLK_DIV12_EN] = &gxbb_vclk_div12_en.hw,
2917 [CLKID_VCLK_DIV12] = &gxbb_vclk_div12.hw,
2918 [CLKID_VCLK2_DIV1] = &gxbb_vclk2_div1.hw,
2919 [CLKID_VCLK2_DIV2_EN] = &gxbb_vclk2_div2_en.hw,
2920 [CLKID_VCLK2_DIV2] = &gxbb_vclk2_div2.hw,
2921 [CLKID_VCLK2_DIV4_EN] = &gxbb_vclk2_div4_en.hw,
2922 [CLKID_VCLK2_DIV4] = &gxbb_vclk2_div4.hw,
2923 [CLKID_VCLK2_DIV6_EN] = &gxbb_vclk2_div6_en.hw,
2924 [CLKID_VCLK2_DIV6] = &gxbb_vclk2_div6.hw,
2925 [CLKID_VCLK2_DIV12_EN] = &gxbb_vclk2_div12_en.hw,
2926 [CLKID_VCLK2_DIV12] = &gxbb_vclk2_div12.hw,
2927 [CLKID_CTS_ENCI_SEL] = &gxbb_cts_enci_sel.hw,
2928 [CLKID_CTS_ENCP_SEL] = &gxbb_cts_encp_sel.hw,
2929 [CLKID_CTS_VDAC_SEL] = &gxbb_cts_vdac_sel.hw,
2930 [CLKID_HDMI_TX_SEL] = &gxbb_hdmi_tx_sel.hw,
2931 [CLKID_CTS_ENCI] = &gxbb_cts_enci.hw,
2932 [CLKID_CTS_ENCP] = &gxbb_cts_encp.hw,
2933 [CLKID_CTS_VDAC] = &gxbb_cts_vdac.hw,
2934 [CLKID_HDMI_TX] = &gxbb_hdmi_tx.hw,
2935 [CLKID_HDMI_SEL] = &gxbb_hdmi_sel.hw,
2936 [CLKID_HDMI_DIV] = &gxbb_hdmi_div.hw,
2937 [CLKID_HDMI] = &gxbb_hdmi.hw,
2945 [CLKID_SYS_PLL] = &gxbb_sys_pll.hw,
2946 [CLKID_HDMI_PLL] = &gxl_hdmi_pll.hw,
2947 [CLKID_FIXED_PLL] = &gxbb_fixed_pll.hw,
2948 [CLKID_FCLK_DIV2] = &gxbb_fclk_div2.hw,
2949 [CLKID_FCLK_DIV3] = &gxbb_fclk_div3.hw,
2950 [CLKID_FCLK_DIV4] = &gxbb_fclk_div4.hw,
2951 [CLKID_FCLK_DIV5] = &gxbb_fclk_div5.hw,
2952 [CLKID_FCLK_DIV7] = &gxbb_fclk_div7.hw,
2953 [CLKID_GP0_PLL] = &gxbb_gp0_pll.hw,
2954 [CLKID_MPEG_SEL] = &gxbb_mpeg_clk_sel.hw,
2955 [CLKID_MPEG_DIV] = &gxbb_mpeg_clk_div.hw,
2956 [CLKID_CLK81] = &gxbb_clk81.hw,
2957 [CLKID_MPLL0] = &gxbb_mpll0.hw,
2958 [CLKID_MPLL1] = &gxbb_mpll1.hw,
2959 [CLKID_MPLL2] = &gxbb_mpll2.hw,
2960 [CLKID_DDR] = &gxbb_ddr.hw,
2961 [CLKID_DOS] = &gxbb_dos.hw,
2962 [CLKID_ISA] = &gxbb_isa.hw,
2963 [CLKID_PL301] = &gxbb_pl301.hw,
2964 [CLKID_PERIPHS] = &gxbb_periphs.hw,
2965 [CLKID_SPICC] = &gxbb_spicc.hw,
2966 [CLKID_I2C] = &gxbb_i2c.hw,
2967 [CLKID_SAR_ADC] = &gxbb_sar_adc.hw,
2968 [CLKID_SMART_CARD] = &gxbb_smart_card.hw,
2969 [CLKID_RNG0] = &gxbb_rng0.hw,
2970 [CLKID_UART0] = &gxbb_uart0.hw,
2971 [CLKID_SDHC] = &gxbb_sdhc.hw,
2972 [CLKID_STREAM] = &gxbb_stream.hw,
2973 [CLKID_ASYNC_FIFO] = &gxbb_async_fifo.hw,
2974 [CLKID_SDIO] = &gxbb_sdio.hw,
2975 [CLKID_ABUF] = &gxbb_abuf.hw,
2976 [CLKID_HIU_IFACE] = &gxbb_hiu_iface.hw,
2977 [CLKID_ASSIST_MISC] = &gxbb_assist_misc.hw,
2978 [CLKID_SPI] = &gxbb_spi.hw,
2979 [CLKID_I2S_SPDIF] = &gxbb_i2s_spdif.hw,
2980 [CLKID_ETH] = &gxbb_eth.hw,
2981 [CLKID_DEMUX] = &gxbb_demux.hw,
2982 [CLKID_AIU_GLUE] = &gxbb_aiu_glue.hw,
2983 [CLKID_IEC958] = &gxbb_iec958.hw,
2984 [CLKID_I2S_OUT] = &gxbb_i2s_out.hw,
2985 [CLKID_AMCLK] = &gxbb_amclk.hw,
2986 [CLKID_AIFIFO2] = &gxbb_aififo2.hw,
2987 [CLKID_MIXER] = &gxbb_mixer.hw,
2988 [CLKID_MIXER_IFACE] = &gxbb_mixer_iface.hw,
2989 [CLKID_ADC] = &gxbb_adc.hw,
2990 [CLKID_BLKMV] = &gxbb_blkmv.hw,
2991 [CLKID_AIU] = &gxbb_aiu.hw,
2992 [CLKID_UART1] = &gxbb_uart1.hw,
2993 [CLKID_G2D] = &gxbb_g2d.hw,
2994 [CLKID_USB0] = &gxbb_usb0.hw,
2995 [CLKID_USB1] = &gxbb_usb1.hw,
2996 [CLKID_RESET] = &gxbb_reset.hw,
2997 [CLKID_NAND] = &gxbb_nand.hw,
2998 [CLKID_DOS_PARSER] = &gxbb_dos_parser.hw,
2999 [CLKID_USB] = &gxbb_usb.hw,
3000 [CLKID_VDIN1] = &gxbb_vdin1.hw,
3001 [CLKID_AHB_ARB0] = &gxbb_ahb_arb0.hw,
3002 [CLKID_EFUSE] = &gxbb_efuse.hw,
3003 [CLKID_BOOT_ROM] = &gxbb_boot_rom.hw,
3004 [CLKID_AHB_DATA_BUS] = &gxbb_ahb_data_bus.hw,
3005 [CLKID_AHB_CTRL_BUS] = &gxbb_ahb_ctrl_bus.hw,
3006 [CLKID_HDMI_INTR_SYNC] = &gxbb_hdmi_intr_sync.hw,
3007 [CLKID_HDMI_PCLK] = &gxbb_hdmi_pclk.hw,
3008 [CLKID_USB1_DDR_BRIDGE] = &gxbb_usb1_ddr_bridge.hw,
3009 [CLKID_USB0_DDR_BRIDGE] = &gxbb_usb0_ddr_bridge.hw,
3010 [CLKID_MMC_PCLK] = &gxbb_mmc_pclk.hw,
3011 [CLKID_DVIN] = &gxbb_dvin.hw,
3012 [CLKID_UART2] = &gxbb_uart2.hw,
3013 [CLKID_SANA] = &gxbb_sana.hw,
3014 [CLKID_VPU_INTR] = &gxbb_vpu_intr.hw,
3015 [CLKID_SEC_AHB_AHB3_BRIDGE] = &gxbb_sec_ahb_ahb3_bridge.hw,
3016 [CLKID_CLK81_A53] = &gxbb_clk81_a53.hw,
3017 [CLKID_VCLK2_VENCI0] = &gxbb_vclk2_venci0.hw,
3018 [CLKID_VCLK2_VENCI1] = &gxbb_vclk2_venci1.hw,
3019 [CLKID_VCLK2_VENCP0] = &gxbb_vclk2_vencp0.hw,
3020 [CLKID_VCLK2_VENCP1] = &gxbb_vclk2_vencp1.hw,
3021 [CLKID_GCLK_VENCI_INT0] = &gxbb_gclk_venci_int0.hw,
3022 [CLKID_GCLK_VENCI_INT] = &gxbb_gclk_vencp_int.hw,
3023 [CLKID_DAC_CLK] = &gxbb_dac_clk.hw,
3024 [CLKID_AOCLK_GATE] = &gxbb_aoclk_gate.hw,
3025 [CLKID_IEC958_GATE] = &gxbb_iec958_gate.hw,
3026 [CLKID_ENC480P] = &gxbb_enc480p.hw,
3027 [CLKID_RNG1] = &gxbb_rng1.hw,
3028 [CLKID_GCLK_VENCI_INT1] = &gxbb_gclk_venci_int1.hw,
3029 [CLKID_VCLK2_VENCLMCC] = &gxbb_vclk2_venclmcc.hw,
3030 [CLKID_VCLK2_VENCL] = &gxbb_vclk2_vencl.hw,
3031 [CLKID_VCLK_OTHER] = &gxbb_vclk_other.hw,
3032 [CLKID_EDP] = &gxbb_edp.hw,
3033 [CLKID_AO_MEDIA_CPU] = &gxbb_ao_media_cpu.hw,
3034 [CLKID_AO_AHB_SRAM] = &gxbb_ao_ahb_sram.hw,
3035 [CLKID_AO_AHB_BUS] = &gxbb_ao_ahb_bus.hw,
3036 [CLKID_AO_IFACE] = &gxbb_ao_iface.hw,
3037 [CLKID_AO_I2C] = &gxbb_ao_i2c.hw,
3038 [CLKID_SD_EMMC_A] = &gxbb_emmc_a.hw,
3039 [CLKID_SD_EMMC_B] = &gxbb_emmc_b.hw,
3040 [CLKID_SD_EMMC_C] = &gxbb_emmc_c.hw,
3041 [CLKID_SAR_ADC_CLK] = &gxbb_sar_adc_clk.hw,
3042 [CLKID_SAR_ADC_SEL] = &gxbb_sar_adc_clk_sel.hw,
3043 [CLKID_SAR_ADC_DIV] = &gxbb_sar_adc_clk_div.hw,
3044 [CLKID_MALI_0_SEL] = &gxbb_mali_0_sel.hw,
3045 [CLKID_MALI_0_DIV] = &gxbb_mali_0_div.hw,
3046 [CLKID_MALI_0] = &gxbb_mali_0.hw,
3047 [CLKID_MALI_1_SEL] = &gxbb_mali_1_sel.hw,
3048 [CLKID_MALI_1_DIV] = &gxbb_mali_1_div.hw,
3049 [CLKID_MALI_1] = &gxbb_mali_1.hw,
3050 [CLKID_MALI] = &gxbb_mali.hw,
3051 [CLKID_CTS_AMCLK] = &gxbb_cts_amclk.hw,
3052 [CLKID_CTS_AMCLK_SEL] = &gxbb_cts_amclk_sel.hw,
3053 [CLKID_CTS_AMCLK_DIV] = &gxbb_cts_amclk_div.hw,
3054 [CLKID_CTS_MCLK_I958] = &gxbb_cts_mclk_i958.hw,
3055 [CLKID_CTS_MCLK_I958_SEL] = &gxbb_cts_mclk_i958_sel.hw,
3056 [CLKID_CTS_MCLK_I958_DIV] = &gxbb_cts_mclk_i958_div.hw,
3057 [CLKID_CTS_I958] = &gxbb_cts_i958.hw,
3058 [CLKID_32K_CLK] = &gxbb_32k_clk.hw,
3059 [CLKID_32K_CLK_SEL] = &gxbb_32k_clk_sel.hw,
3060 [CLKID_32K_CLK_DIV] = &gxbb_32k_clk_div.hw,
3061 [CLKID_SD_EMMC_A_CLK0_SEL] = &gxbb_sd_emmc_a_clk0_sel.hw,
3062 [CLKID_SD_EMMC_A_CLK0_DIV] = &gxbb_sd_emmc_a_clk0_div.hw,
3063 [CLKID_SD_EMMC_A_CLK0] = &gxbb_sd_emmc_a_clk0.hw,
3064 [CLKID_SD_EMMC_B_CLK0_SEL] = &gxbb_sd_emmc_b_clk0_sel.hw,
3065 [CLKID_SD_EMMC_B_CLK0_DIV] = &gxbb_sd_emmc_b_clk0_div.hw,
3066 [CLKID_SD_EMMC_B_CLK0] = &gxbb_sd_emmc_b_clk0.hw,
3067 [CLKID_SD_EMMC_C_CLK0_SEL] = &gxbb_sd_emmc_c_clk0_sel.hw,
3068 [CLKID_SD_EMMC_C_CLK0_DIV] = &gxbb_sd_emmc_c_clk0_div.hw,
3069 [CLKID_SD_EMMC_C_CLK0] = &gxbb_sd_emmc_c_clk0.hw,
3070 [CLKID_VPU_0_SEL] = &gxbb_vpu_0_sel.hw,
3071 [CLKID_VPU_0_DIV] = &gxbb_vpu_0_div.hw,
3072 [CLKID_VPU_0] = &gxbb_vpu_0.hw,
3073 [CLKID_VPU_1_SEL] = &gxbb_vpu_1_sel.hw,
3074 [CLKID_VPU_1_DIV] = &gxbb_vpu_1_div.hw,
3075 [CLKID_VPU_1] = &gxbb_vpu_1.hw,
3076 [CLKID_VPU] = &gxbb_vpu.hw,
3077 [CLKID_VAPB_0_SEL] = &gxbb_vapb_0_sel.hw,
3078 [CLKID_VAPB_0_DIV] = &gxbb_vapb_0_div.hw,
3079 [CLKID_VAPB_0] = &gxbb_vapb_0.hw,
3080 [CLKID_VAPB_1_SEL] = &gxbb_vapb_1_sel.hw,
3081 [CLKID_VAPB_1_DIV] = &gxbb_vapb_1_div.hw,
3082 [CLKID_VAPB_1] = &gxbb_vapb_1.hw,
3083 [CLKID_VAPB_SEL] = &gxbb_vapb_sel.hw,
3084 [CLKID_VAPB] = &gxbb_vapb.hw,
3085 [CLKID_MPLL0_DIV] = &gxl_mpll0_div.hw,
3086 [CLKID_MPLL1_DIV] = &gxbb_mpll1_div.hw,
3087 [CLKID_MPLL2_DIV] = &gxbb_mpll2_div.hw,
3088 [CLKID_MPLL_PREDIV] = &gxbb_mpll_prediv.hw,
3089 [CLKID_FCLK_DIV2_DIV] = &gxbb_fclk_div2_div.hw,
3090 [CLKID_FCLK_DIV3_DIV] = &gxbb_fclk_div3_div.hw,
3091 [CLKID_FCLK_DIV4_DIV] = &gxbb_fclk_div4_div.hw,
3092 [CLKID_FCLK_DIV5_DIV] = &gxbb_fclk_div5_div.hw,
3093 [CLKID_FCLK_DIV7_DIV] = &gxbb_fclk_div7_div.hw,
3094 [CLKID_VDEC_1_SEL] = &gxbb_vdec_1_sel.hw,
3095 [CLKID_VDEC_1_DIV] = &gxbb_vdec_1_div.hw,
3096 [CLKID_VDEC_1] = &gxbb_vdec_1.hw,
3097 [CLKID_VDEC_HEVC_SEL] = &gxbb_vdec_hevc_sel.hw,
3098 [CLKID_VDEC_HEVC_DIV] = &gxbb_vdec_hevc_div.hw,
3099 [CLKID_VDEC_HEVC] = &gxbb_vdec_hevc.hw,
3100 [CLKID_GEN_CLK_SEL] = &gxbb_gen_clk_sel.hw,
3101 [CLKID_GEN_CLK_DIV] = &gxbb_gen_clk_div.hw,
3102 [CLKID_GEN_CLK] = &gxbb_gen_clk.hw,
3103 [CLKID_FIXED_PLL_DCO] = &gxbb_fixed_pll_dco.hw,
3104 [CLKID_HDMI_PLL_DCO] = &gxl_hdmi_pll_dco.hw,
3105 [CLKID_HDMI_PLL_OD] = &gxl_hdmi_pll_od.hw,
3106 [CLKID_HDMI_PLL_OD2] = &gxl_hdmi_pll_od2.hw,
3107 [CLKID_SYS_PLL_DCO] = &gxbb_sys_pll_dco.hw,
3108 [CLKID_GP0_PLL_DCO] = &gxl_gp0_pll_dco.hw,
3109 [CLKID_VID_PLL_DIV] = &gxbb_vid_pll_div.hw,
3110 [CLKID_VID_PLL_SEL] = &gxbb_vid_pll_sel.hw,
3111 [CLKID_VID_PLL] = &gxbb_vid_pll.hw,
3112 [CLKID_VCLK_SEL] = &gxbb_vclk_sel.hw,
3113 [CLKID_VCLK2_SEL] = &gxbb_vclk2_sel.hw,
3114 [CLKID_VCLK_INPUT] = &gxbb_vclk_input.hw,
3115 [CLKID_VCLK2_INPUT] = &gxbb_vclk2_input.hw,
3116 [CLKID_VCLK_DIV] = &gxbb_vclk_div.hw,
3117 [CLKID_VCLK2_DIV] = &gxbb_vclk2_div.hw,
3118 [CLKID_VCLK] = &gxbb_vclk.hw,
3119 [CLKID_VCLK2] = &gxbb_vclk2.hw,
3120 [CLKID_VCLK_DIV1] = &gxbb_vclk_div1.hw,
3121 [CLKID_VCLK_DIV2_EN] = &gxbb_vclk_div2_en.hw,
3122 [CLKID_VCLK_DIV2] = &gxbb_vclk_div2.hw,
3123 [CLKID_VCLK_DIV4_EN] = &gxbb_vclk_div4_en.hw,
3124 [CLKID_VCLK_DIV4] = &gxbb_vclk_div4.hw,
3125 [CLKID_VCLK_DIV6_EN] = &gxbb_vclk_div6_en.hw,
3126 [CLKID_VCLK_DIV6] = &gxbb_vclk_div6.hw,
3127 [CLKID_VCLK_DIV12_EN] = &gxbb_vclk_div12_en.hw,
3128 [CLKID_VCLK_DIV12] = &gxbb_vclk_div12.hw,
3129 [CLKID_VCLK2_DIV1] = &gxbb_vclk2_div1.hw,
3130 [CLKID_VCLK2_DIV2_EN] = &gxbb_vclk2_div2_en.hw,
3131 [CLKID_VCLK2_DIV2] = &gxbb_vclk2_div2.hw,
3132 [CLKID_VCLK2_DIV4_EN] = &gxbb_vclk2_div4_en.hw,
3133 [CLKID_VCLK2_DIV4] = &gxbb_vclk2_div4.hw,
3134 [CLKID_VCLK2_DIV6_EN] = &gxbb_vclk2_div6_en.hw,
3135 [CLKID_VCLK2_DIV6] = &gxbb_vclk2_div6.hw,
3136 [CLKID_VCLK2_DIV12_EN] = &gxbb_vclk2_div12_en.hw,
3137 [CLKID_VCLK2_DIV12] = &gxbb_vclk2_div12.hw,
3138 [CLKID_CTS_ENCI_SEL] = &gxbb_cts_enci_sel.hw,
3139 [CLKID_CTS_ENCP_SEL] = &gxbb_cts_encp_sel.hw,
3140 [CLKID_CTS_VDAC_SEL] = &gxbb_cts_vdac_sel.hw,
3141 [CLKID_HDMI_TX_SEL] = &gxbb_hdmi_tx_sel.hw,
3142 [CLKID_CTS_ENCI] = &gxbb_cts_enci.hw,
3143 [CLKID_CTS_ENCP] = &gxbb_cts_encp.hw,
3144 [CLKID_CTS_VDAC] = &gxbb_cts_vdac.hw,
3145 [CLKID_HDMI_TX] = &gxbb_hdmi_tx.hw,
3146 [CLKID_HDMI_SEL] = &gxbb_hdmi_sel.hw,
3147 [CLKID_HDMI_DIV] = &gxbb_hdmi_div.hw,
3148 [CLKID_HDMI] = &gxbb_hdmi.hw,
3149 [CLKID_ACODEC] = &gxl_acodec.hw,