Lines Matching full:bank
145 enum smca_bank_types smca_get_bank_type(unsigned int cpu, unsigned int bank) in smca_get_bank_type() argument
149 if (bank >= MAX_NR_BANKS) in smca_get_bank_type()
152 b = &per_cpu(smca_banks, cpu)[bank]; in smca_get_bank_type()
223 * So to define a unique name for each bank, we use a temp c-string to append
252 static void smca_set_misc_banks_map(unsigned int bank, unsigned int cpu) in smca_set_misc_banks_map() argument
260 if (rdmsr_safe(MSR_AMD64_SMCA_MCx_CONFIG(bank), &low, &high)) in smca_set_misc_banks_map()
266 if (rdmsr_safe(MSR_AMD64_SMCA_MCx_MISC(bank), &low, &high)) in smca_set_misc_banks_map()
270 per_cpu(smca_misc_banks_map, cpu) |= BIT(bank); in smca_set_misc_banks_map()
274 static void smca_configure(unsigned int bank, unsigned int cpu) in smca_configure() argument
280 u32 smca_config = MSR_AMD64_SMCA_MCx_CONFIG(bank); in smca_configure()
287 * bank. It also means that the OS will configure deferred in smca_configure()
296 * SMCA sets the Deferred Error Interrupt type per bank. in smca_configure()
312 smca_set_misc_banks_map(bank, cpu); in smca_configure()
314 if (rdmsr_safe(MSR_AMD64_SMCA_MCx_IPID(bank), &low, &high)) { in smca_configure()
315 pr_warn("Failed to read MCA_IPID for bank %d\n", bank); in smca_configure()
326 this_cpu_ptr(smca_banks)[bank].hwid = s_hwid; in smca_configure()
327 this_cpu_ptr(smca_banks)[bank].id = low; in smca_configure()
328 this_cpu_ptr(smca_banks)[bank].sysfs_id = bank_counts[s_hwid->bank_type]++; in smca_configure()
342 static inline bool is_shared_bank(int bank) in is_shared_bank() argument
346 * a shared bank. in is_shared_bank()
351 /* Bank 4 is for northbridge reporting and is thus shared */ in is_shared_bank()
352 return (bank == 4); in is_shared_bank()
375 static bool lvt_interrupt_supported(unsigned int bank, u32 msr_high_bits) in lvt_interrupt_supported() argument
378 * bank 4 supports APIC LVT interrupts implicitly since forever. in lvt_interrupt_supported()
380 if (bank == 4) in lvt_interrupt_supported()
385 * bank can generate APIC LVT interrupts in lvt_interrupt_supported()
396 "for bank %d, block %d (MSR%08X=0x%x%08x)\n", b->cpu, in lvt_off_valid()
397 b->bank, b->block, b->address, hi, lo); in lvt_off_valid()
411 "for bank %d, block %d (MSR%08X=0x%x%08x)\n", in lvt_off_valid()
412 b->cpu, apic, b->bank, b->block, b->address, hi, lo); in lvt_off_valid()
419 /* Reprogram MCx_MISC MSR behind this threshold bank. */
525 static u32 smca_get_block_address(unsigned int bank, unsigned int block, in smca_get_block_address() argument
529 return MSR_AMD64_SMCA_MCx_MISC(bank); in smca_get_block_address()
531 if (!(per_cpu(smca_misc_banks_map, cpu) & BIT(bank))) in smca_get_block_address()
534 return MSR_AMD64_SMCA_MCx_MISCy(bank, block - 1); in smca_get_block_address()
538 unsigned int bank, unsigned int block, in get_block_address() argument
543 if ((bank >= per_cpu(mce_num_banks, cpu)) || (block >= NR_BLOCKS)) in get_block_address()
547 return smca_get_block_address(bank, block, cpu); in get_block_address()
552 addr = mca_msr_reg(bank, MCA_MISC); in get_block_address()
566 prepare_threshold_block(unsigned int bank, unsigned int block, u32 addr, in prepare_threshold_block() argument
575 per_cpu(bank_map, cpu) |= (1 << bank); in prepare_threshold_block()
579 b.bank = bank; in prepare_threshold_block()
582 b.interrupt_capable = lvt_interrupt_supported(bank, misc_high); in prepare_threshold_block()
614 enum smca_bank_types bank_type = smca_get_bank_type(m->extcpu, m->bank); in amd_filter_mce()
625 if (m->bank == 4 && XEC(m->status, 0x1f) == 0x5) in amd_filter_mce()
635 * - Prevent possible spurious interrupts from the IF bank on Family 0x17
638 static void disable_err_thresholding(struct cpuinfo_x86 *c, unsigned int bank) in disable_err_thresholding() argument
645 if (c->x86 == 0x15 && bank == 4) { in disable_err_thresholding()
652 if (smca_get_bank_type(smp_processor_id(), bank) != SMCA_IF) in disable_err_thresholding()
655 msrs[0] = MSR_AMD64_SMCA_MCx_MISC(bank); in disable_err_thresholding()
680 unsigned int bank, block, cpu = smp_processor_id(); in mce_amd_feature_init() local
685 for (bank = 0; bank < this_cpu_read(mce_num_banks); ++bank) { in mce_amd_feature_init()
687 smca_configure(bank, cpu); in mce_amd_feature_init()
689 disable_err_thresholding(c, bank); in mce_amd_feature_init()
692 address = get_block_address(address, low, high, bank, block, cpu); in mce_amd_feature_init()
706 offset = prepare_threshold_block(bank, block, address, offset, high); in mce_amd_feature_init()
720 return smca_get_bank_type(m->extcpu, m->bank) == SMCA_UMC && xec == 0x0; in amd_mce_is_memory_error()
722 return m->bank == 4 && xec == 0x8; in amd_mce_is_memory_error()
725 static void __log_error(unsigned int bank, u64 status, u64 addr, u64 misc) in __log_error() argument
733 m.bank = bank; in __log_error()
751 rdmsrl(MSR_AMD64_SMCA_MCx_IPID(bank), m.ipid); in __log_error()
754 rdmsrl(MSR_AMD64_SMCA_MCx_SYND(bank), m.synd); in __log_error()
773 _log_error_bank(unsigned int bank, u32 msr_stat, u32 msr_addr, u64 misc) in _log_error_bank() argument
784 __log_error(bank, status, addr, misc); in _log_error_bank()
800 static void log_error_deferred(unsigned int bank) in log_error_deferred() argument
804 defrd = _log_error_bank(bank, mca_msr_reg(bank, MCA_STATUS), in log_error_deferred()
805 mca_msr_reg(bank, MCA_ADDR), 0); in log_error_deferred()
812 wrmsrl(MSR_AMD64_SMCA_MCx_DESTAT(bank), 0); in log_error_deferred()
820 _log_error_bank(bank, MSR_AMD64_SMCA_MCx_DESTAT(bank), in log_error_deferred()
821 MSR_AMD64_SMCA_MCx_DEADDR(bank), 0); in log_error_deferred()
827 unsigned int bank; in amd_deferred_error_interrupt() local
829 for (bank = 0; bank < this_cpu_read(mce_num_banks); ++bank) in amd_deferred_error_interrupt()
830 log_error_deferred(bank); in amd_deferred_error_interrupt()
833 static void log_error_thresholding(unsigned int bank, u64 misc) in log_error_thresholding() argument
835 _log_error_bank(bank, mca_msr_reg(bank, MCA_STATUS), mca_msr_reg(bank, MCA_ADDR), misc); in log_error_thresholding()
853 log_error_thresholding(block->bank, ((u64)high << 32) | low); in log_and_reset_block()
869 unsigned int bank, cpu = smp_processor_id(); in amd_threshold_interrupt() local
872 * Validate that the threshold bank has been initialized already. The in amd_threshold_interrupt()
879 for (bank = 0; bank < this_cpu_read(mce_num_banks); ++bank) { in amd_threshold_interrupt()
880 if (!(per_cpu(bank_map, cpu) & (1 << bank))) in amd_threshold_interrupt()
883 first_block = bp[bank]->blocks; in amd_threshold_interrupt()
1037 static const char *get_name(unsigned int cpu, unsigned int bank, struct threshold_block *b) in get_name() argument
1042 if (b && bank == 4) in get_name()
1045 return th_names[bank]; in get_name()
1048 bank_type = smca_get_bank_type(cpu, bank); in get_name()
1063 per_cpu(smca_banks, cpu)[bank].sysfs_id); in get_name()
1068 unsigned int bank, unsigned int block, in allocate_threshold_blocks() argument
1075 if ((bank >= this_cpu_read(mce_num_banks)) || (block >= NR_BLOCKS)) in allocate_threshold_blocks()
1097 b->bank = bank; in allocate_threshold_blocks()
1101 b->interrupt_capable = lvt_interrupt_supported(bank, high); in allocate_threshold_blocks()
1119 err = kobject_init_and_add(&b->kobj, &threshold_ktype, tb->kobj, get_name(cpu, bank, b)); in allocate_threshold_blocks()
1123 address = get_block_address(address, low, high, bank, ++block, cpu); in allocate_threshold_blocks()
1127 err = allocate_threshold_blocks(cpu, tb, bank, block, address); in allocate_threshold_blocks()
1169 unsigned int bank) in threshold_create_bank() argument
1174 const char *name = get_name(cpu, bank, NULL); in threshold_create_bank()
1180 if (is_shared_bank(bank)) { in threshold_create_bank()
1191 bp[bank] = b; in threshold_create_bank()
1206 /* Associate the bank with the per-CPU MCE device */ in threshold_create_bank()
1213 if (is_shared_bank(bank)) { in threshold_create_bank()
1224 err = allocate_threshold_blocks(cpu, b, bank, 0, mca_msr_reg(bank, MCA_MISC)); in threshold_create_bank()
1228 bp[bank] = b; in threshold_create_bank()
1244 static void deallocate_threshold_blocks(struct threshold_bank *bank) in deallocate_threshold_blocks() argument
1248 list_for_each_entry_safe(pos, tmp, &bank->blocks->miscj, miscj) { in deallocate_threshold_blocks()
1253 kobject_put(&bank->blocks->kobj); in deallocate_threshold_blocks()
1267 static void threshold_remove_bank(struct threshold_bank *bank) in threshold_remove_bank() argument
1271 if (!bank->blocks) in threshold_remove_bank()
1274 if (!bank->shared) in threshold_remove_bank()
1277 if (!refcount_dec_and_test(&bank->cpus)) { in threshold_remove_bank()
1278 __threshold_remove_blocks(bank); in threshold_remove_bank()
1282 * The last CPU on this node using the shared bank is going in threshold_remove_bank()
1283 * away, remove that bank now. in threshold_remove_bank()
1290 deallocate_threshold_blocks(bank); in threshold_remove_bank()
1293 kobject_put(bank->kobj); in threshold_remove_bank()
1294 kfree(bank); in threshold_remove_bank()
1299 unsigned int bank, numbanks = this_cpu_read(mce_num_banks); in __threshold_remove_device() local
1301 for (bank = 0; bank < numbanks; bank++) { in __threshold_remove_device()
1302 if (!bp[bank]) in __threshold_remove_device()
1305 threshold_remove_bank(bp[bank]); in __threshold_remove_device()
1306 bp[bank] = NULL; in __threshold_remove_device()
1341 unsigned int numbanks, bank; in mce_threshold_create_device() local
1357 for (bank = 0; bank < numbanks; ++bank) { in mce_threshold_create_device()
1358 if (!(this_cpu_read(bank_map) & (1 << bank))) in mce_threshold_create_device()
1360 err = threshold_create_bank(bp, cpu, bank); in mce_threshold_create_device()