Lines Matching +full:extended +full:- +full:range +full:- +full:enable
1 # SPDX-License-Identifier: GPL-2.0
9 Some SH processors (such as SH-2/SH-2A) lack an MMU. In order to
12 On other systems (such as the SH-3 and 4) where an MMU exists,
23 range 9 64 if PAGE_SIZE_16KB
25 range 7 64 if PAGE_SIZE_64KB
27 range 11 64
50 does not specify the range that RAM takes.
81 bool "Support 32-bit physical addressing through PMB"
86 If you say Y here, physical addressing will be extended to
87 32-bits through the SH-4A PMB. If this is not set, legacy
88 29-bit physical addressing will be used.
99 This will enable support for the kernel mapping a vDSO page
108 bool "Non-Uniform Memory Access (NUMA) Support"
167 This enables 8kB pages as supported by SH-X2 and later MMUs.
173 This enables 16kB pages on MMU-less SH systems.
179 This enables support for 64kB pages, possible on all SH-4
212 bool "Multi-core scheduler support"
216 Multi-core scheduler support improves the CPU scheduler's decision
217 making when dealing with multi-core CPU chips at a cost of slightly
225 bool "Enable 32KB cache size for SH7705"
235 bool "Write-back"
238 bool "Write-through"
240 Selecting this option will configure the caches in write-through
241 mode, as opposed to the default write-back configuration.
243 Since there's sill some aliasing issues on SH-4, this option will