Lines Matching +full:0 +full:x18000000
28 #size-cells = <0>;
41 cpu0: cpu@0 {
43 reg = <0x000>;
46 i-cache-size = <0xc000>;
49 d-cache-size = <0x8000>;
57 reg = <0x001>;
60 i-cache-size = <0xc000>;
63 d-cache-size = <0x8000>;
73 cache-size = <0x100000>;
115 ranges = <0x00 0x00100000 0x00 0x00100000 0x00 0x00020000>, /* ctrl mmr */
116 <0x00 0x00600000 0x00 0x00600000 0x00 0x00031100>, /* GPIO */
117 <0x00 0x01000000 0x00 0x01000000 0x00 0x0d000000>, /* Most peripherals */
118 <0x00 0x0d800000 0x00 0x0d800000 0x00 0x00800000>, /* PCIe Core*/
119 <0x00 0x18000000 0x00 0x18000000 0x00 0x08000000>, /* PCIe1 DAT0 */
120 <0x00 0x64800000 0x00 0x64800000 0x00 0x0070c000>, /* C71_1 */
121 <0x00 0x65800000 0x00 0x65800000 0x00 0x0070c000>, /* C71_2 */
122 <0x00 0x6f000000 0x00 0x6f000000 0x00 0x00310000>, /* A72 PERIPHBASE */
123 <0x00 0x70000000 0x00 0x70000000 0x00 0x00400000>, /* MSMC RAM */
124 <0x00 0x30000000 0x00 0x30000000 0x00 0x0c400000>, /* MAIN NAVSS */
125 <0x41 0x00000000 0x41 0x00000000 0x01 0x00000000>, /* PCIe1 DAT1 */
126 <0x4e 0x20000000 0x4e 0x20000000 0x00 0x00080000>, /* GPU */
129 <0x00 0x28380000 0x00 0x28380000 0x00 0x03880000>,
130 <0x00 0x40200000 0x00 0x40200000 0x00 0x00998400>,
131 <0x00 0x40f00000 0x00 0x40f00000 0x00 0x00020000>,
132 <0x00 0x41000000 0x00 0x41000000 0x00 0x00020000>,
133 <0x00 0x41400000 0x00 0x41400000 0x00 0x00020000>,
134 <0x00 0x41c00000 0x00 0x41c00000 0x00 0x00100000>,
135 <0x00 0x42040000 0x00 0x42040000 0x00 0x03ac2400>,
136 <0x00 0x45100000 0x00 0x45100000 0x00 0x00c24000>,
137 <0x00 0x46000000 0x00 0x46000000 0x00 0x00200000>,
138 <0x00 0x47000000 0x00 0x47000000 0x00 0x00068400>,
139 <0x00 0x50000000 0x00 0x50000000 0x00 0x10000000>,
140 <0x05 0x00000000 0x05 0x00000000 0x01 0x00000000>,
141 <0x07 0x00000000 0x07 0x00000000 0x01 0x00000000>;
147 ranges = <0x00 0x28380000 0x00 0x28380000 0x00 0x03880000>, /* MCU NAVSS*/
148 <0x00 0x40200000 0x00 0x40200000 0x00 0x00998400>, /* First peripheral window */
149 <0x00 0x40f00000 0x00 0x40f00000 0x00 0x00020000>, /* CTRL_MMR0 */
150 <0x00 0x41000000 0x00 0x41000000 0x00 0x00020000>, /* MCU R5F Core0 */
151 <0x00 0x41400000 0x00 0x41400000 0x00 0x00020000>, /* MCU R5F Core1 */
152 <0x00 0x41c00000 0x00 0x41c00000 0x00 0x00100000>, /* MCU SRAM */
153 <0x00 0x42040000 0x00 0x42040000 0x00 0x03ac2400>, /* WKUP peripheral window */
154 <0x00 0x45100000 0x00 0x45100000 0x00 0x00c24000>, /* MMRs, remaining NAVSS */
155 <0x00 0x46000000 0x00 0x46000000 0x00 0x00200000>, /* CPSW */
156 <0x00 0x47000000 0x00 0x47000000 0x00 0x00068400>, /* OSPI register space */
157 <0x00 0x50000000 0x00 0x50000000 0x00 0x10000000>, /* FSS OSPI0/1 data region 0 */
158 <0x05 0x00000000 0x05 0x00000000 0x01 0x00000000>, /* FSS OSPI0 data region 3 */
159 <0x07 0x00000000 0x07 0x00000000 0x01 0x00000000>; /* FSS OSPI1 data region 3*/