Lines Matching +full:0 +full:x18000000
41 #size-cells = <0>;
55 cpu0: cpu@0 {
57 reg = <0x000>;
60 i-cache-size = <0xc000>;
63 d-cache-size = <0x8000>;
71 reg = <0x001>;
74 i-cache-size = <0xc000>;
77 d-cache-size = <0x8000>;
87 cache-size = <0x100000>;
127 ranges = <0x00 0x00100000 0x00 0x00100000 0x00 0x00020000>, /* ctrl mmr */
128 <0x00 0x00600000 0x00 0x00600000 0x00 0x00031100>, /* GPIO */
129 <0x00 0x00a40000 0x00 0x00a40000 0x00 0x00000800>, /* timesync router */
130 <0x00 0x01000000 0x00 0x01000000 0x00 0x0d000000>, /* Most peripherals */
131 <0x00 0x30000000 0x00 0x30000000 0x00 0x0c400000>, /* MAIN NAVSS */
132 <0x00 0x6f000000 0x00 0x6f000000 0x00 0x00310000>, /* A72 PERIPHBASE */
133 <0x00 0x70000000 0x00 0x70000000 0x00 0x00800000>, /* MSMC RAM */
134 <0x00 0x18000000 0x00 0x18000000 0x00 0x08000000>, /* PCIe1 DAT0 */
135 <0x41 0x00000000 0x41 0x00000000 0x01 0x00000000>, /* PCIe1 DAT1 */
138 <0x00 0x28380000 0x00 0x28380000 0x00 0x03880000>,
139 <0x00 0x40200000 0x00 0x40200000 0x00 0x00998400>,
140 <0x00 0x40f00000 0x00 0x40f00000 0x00 0x00020000>,
141 <0x00 0x41000000 0x00 0x41000000 0x00 0x00020000>,
142 <0x00 0x41400000 0x00 0x41400000 0x00 0x00020000>,
143 <0x00 0x41c00000 0x00 0x41c00000 0x00 0x00100000>,
144 <0x00 0x42040000 0x00 0x42040000 0x00 0x03ac2400>,
145 <0x00 0x45100000 0x00 0x45100000 0x00 0x00c24000>,
146 <0x00 0x46000000 0x00 0x46000000 0x00 0x00200000>,
147 <0x00 0x47000000 0x00 0x47000000 0x00 0x00068400>,
148 <0x00 0x50000000 0x00 0x50000000 0x00 0x10000000>,
149 <0x05 0x00000000 0x05 0x00000000 0x01 0x00000000>,
150 <0x07 0x00000000 0x07 0x00000000 0x01 0x00000000>;
156 ranges = <0x00 0x28380000 0x00 0x28380000 0x00 0x03880000>, /* MCU NAVSS*/
157 <0x00 0x40200000 0x00 0x40200000 0x00 0x00998400>, /* First peripheral window */
158 <0x00 0x40f00000 0x00 0x40f00000 0x00 0x00020000>, /* CTRL_MMR0 */
159 <0x00 0x41000000 0x00 0x41000000 0x00 0x00020000>, /* MCU R5F Core0 */
160 <0x00 0x41400000 0x00 0x41400000 0x00 0x00020000>, /* MCU R5F Core1 */
161 <0x00 0x41c00000 0x00 0x41c00000 0x00 0x00100000>, /* MCU SRAM */
162 <0x00 0x42040000 0x00 0x42040000 0x00 0x03ac2400>, /* WKUP peripheral window */
163 <0x00 0x45100000 0x00 0x45100000 0x00 0x00c24000>, /* MMRs, remaining NAVSS */
164 <0x00 0x46000000 0x00 0x46000000 0x00 0x00200000>, /* CPSW */
165 <0x00 0x47000000 0x00 0x47000000 0x00 0x00068400>, /* OSPI register space */
166 <0x00 0x50000000 0x00 0x50000000 0x00 0x10000000>, /* FSS OSPI0/1 data region 0 */
167 <0x05 0x00000000 0x05 0x00000000 0x01 0x00000000>, /* FSS OSPI0 data region 3 */
168 <0x07 0x00000000 0x07 0x00000000 0x01 0x00000000>; /* FSS OSPI1 data region 3 */