Lines Matching +full:0 +full:x7001b000
33 const: 0
51 "^emc-timings-[0-9]+$":
61 "^timing-[0-9]+$":
92 minimum: 0
155 minimum: 0
355 reg = <0x70019000 0x1000>;
368 reg = <0x7001b000 0x1000>;
376 #interconnect-cells = <0>;
378 emc-timings-0 {
381 timing-0 {
384 nvidia,emc-auto-cal-config = <0xa1430000>;
385 nvidia,emc-auto-cal-config2 = <0x00000000>;
386 nvidia,emc-auto-cal-config3 = <0x00000000>;
387 nvidia,emc-auto-cal-interval = <0x001fffff>;
388 nvidia,emc-bgbias-ctl0 = <0x00000008>;
389 nvidia,emc-cfg = <0x73240000>;
390 nvidia,emc-cfg-2 = <0x000008c5>;
391 nvidia,emc-ctt-term-ctrl = <0x00000802>;
392 nvidia,emc-mode-1 = <0x80100003>;
393 nvidia,emc-mode-2 = <0x80200008>;
394 nvidia,emc-mode-4 = <0x00000000>;
395 nvidia,emc-mode-reset = <0x80001221>;
396 nvidia,emc-mrs-wait-cnt = <0x000e000e>;
397 nvidia,emc-sel-dpd-ctrl = <0x00040128>;
398 nvidia,emc-xm2dqspadctrl2 = <0x0130b118>;
399 nvidia,emc-zcal-cnt-long = <0x00000042>;
400 nvidia,emc-zcal-interval = <0x00000000>;
403 0x00000000 /* EMC_RC */
404 0x00000003 /* EMC_RFC */
405 0x00000000 /* EMC_RFC_SLR */
406 0x00000000 /* EMC_RAS */
407 0x00000000 /* EMC_RP */
408 0x00000004 /* EMC_R2W */
409 0x0000000a /* EMC_W2R */
410 0x00000003 /* EMC_R2P */
411 0x0000000b /* EMC_W2P */
412 0x00000000 /* EMC_RD_RCD */
413 0x00000000 /* EMC_WR_RCD */
414 0x00000003 /* EMC_RRD */
415 0x00000003 /* EMC_REXT */
416 0x00000000 /* EMC_WEXT */
417 0x00000006 /* EMC_WDV */
418 0x00000006 /* EMC_WDV_MASK */
419 0x00000006 /* EMC_QUSE */
420 0x00000002 /* EMC_QUSE_WIDTH */
421 0x00000000 /* EMC_IBDLY */
422 0x00000005 /* EMC_EINPUT */
423 0x00000005 /* EMC_EINPUT_DURATION */
424 0x00010000 /* EMC_PUTERM_EXTRA */
425 0x00000003 /* EMC_PUTERM_WIDTH */
426 0x00000000 /* EMC_PUTERM_ADJ */
427 0x00000000 /* EMC_CDB_CNTL_1 */
428 0x00000000 /* EMC_CDB_CNTL_2 */
429 0x00000000 /* EMC_CDB_CNTL_3 */
430 0x00000004 /* EMC_QRST */
431 0x0000000c /* EMC_QSAFE */
432 0x0000000d /* EMC_RDV */
433 0x0000000f /* EMC_RDV_MASK */
434 0x00000060 /* EMC_REFRESH */
435 0x00000000 /* EMC_BURST_REFRESH_NUM */
436 0x00000018 /* EMC_PRE_REFRESH_REQ_CNT */
437 0x00000002 /* EMC_PDEX2WR */
438 0x00000002 /* EMC_PDEX2RD */
439 0x00000001 /* EMC_PCHG2PDEN */
440 0x00000000 /* EMC_ACT2PDEN */
441 0x00000007 /* EMC_AR2PDEN */
442 0x0000000f /* EMC_RW2PDEN */
443 0x00000005 /* EMC_TXSR */
444 0x00000005 /* EMC_TXSRDLL */
445 0x00000004 /* EMC_TCKE */
446 0x00000005 /* EMC_TCKESR */
447 0x00000004 /* EMC_TPD */
448 0x00000000 /* EMC_TFAW */
449 0x00000000 /* EMC_TRPAB */
450 0x00000005 /* EMC_TCLKSTABLE */
451 0x00000005 /* EMC_TCLKSTOP */
452 0x00000064 /* EMC_TREFBW */
453 0x00000000 /* EMC_FBIO_CFG6 */
454 0x00000000 /* EMC_ODT_WRITE */
455 0x00000000 /* EMC_ODT_READ */
456 0x106aa298 /* EMC_FBIO_CFG5 */
457 0x002c00a0 /* EMC_CFG_DIG_DLL */
458 0x00008000 /* EMC_CFG_DIG_DLL_PERIOD */
459 0x00064000 /* EMC_DLL_XFORM_DQS0 */
460 0x00064000 /* EMC_DLL_XFORM_DQS1 */
461 0x00064000 /* EMC_DLL_XFORM_DQS2 */
462 0x00064000 /* EMC_DLL_XFORM_DQS3 */
463 0x00064000 /* EMC_DLL_XFORM_DQS4 */
464 0x00064000 /* EMC_DLL_XFORM_DQS5 */
465 0x00064000 /* EMC_DLL_XFORM_DQS6 */
466 0x00064000 /* EMC_DLL_XFORM_DQS7 */
467 0x00064000 /* EMC_DLL_XFORM_DQS8 */
468 0x00064000 /* EMC_DLL_XFORM_DQS9 */
469 0x00064000 /* EMC_DLL_XFORM_DQS10 */
470 0x00064000 /* EMC_DLL_XFORM_DQS11 */
471 0x00064000 /* EMC_DLL_XFORM_DQS12 */
472 0x00064000 /* EMC_DLL_XFORM_DQS13 */
473 0x00064000 /* EMC_DLL_XFORM_DQS14 */
474 0x00064000 /* EMC_DLL_XFORM_DQS15 */
475 0x00000000 /* EMC_DLL_XFORM_QUSE0 */
476 0x00000000 /* EMC_DLL_XFORM_QUSE1 */
477 0x00000000 /* EMC_DLL_XFORM_QUSE2 */
478 0x00000000 /* EMC_DLL_XFORM_QUSE3 */
479 0x00000000 /* EMC_DLL_XFORM_QUSE4 */
480 0x00000000 /* EMC_DLL_XFORM_QUSE5 */
481 0x00000000 /* EMC_DLL_XFORM_QUSE6 */
482 0x00000000 /* EMC_DLL_XFORM_QUSE7 */
483 0x00000000 /* EMC_DLL_XFORM_ADDR0 */
484 0x00000000 /* EMC_DLL_XFORM_ADDR1 */
485 0x00000000 /* EMC_DLL_XFORM_ADDR2 */
486 0x00000000 /* EMC_DLL_XFORM_ADDR3 */
487 0x00000000 /* EMC_DLL_XFORM_ADDR4 */
488 0x00000000 /* EMC_DLL_XFORM_ADDR5 */
489 0x00000000 /* EMC_DLL_XFORM_QUSE8 */
490 0x00000000 /* EMC_DLL_XFORM_QUSE9 */
491 0x00000000 /* EMC_DLL_XFORM_QUSE10 */
492 0x00000000 /* EMC_DLL_XFORM_QUSE11 */
493 0x00000000 /* EMC_DLL_XFORM_QUSE12 */
494 0x00000000 /* EMC_DLL_XFORM_QUSE13 */
495 0x00000000 /* EMC_DLL_XFORM_QUSE14 */
496 0x00000000 /* EMC_DLL_XFORM_QUSE15 */
497 0x00000000 /* EMC_DLI_TRIM_TXDQS0 */
498 0x00000000 /* EMC_DLI_TRIM_TXDQS1 */
499 0x00000000 /* EMC_DLI_TRIM_TXDQS2 */
500 0x00000000 /* EMC_DLI_TRIM_TXDQS3 */
501 0x00000000 /* EMC_DLI_TRIM_TXDQS4 */
502 0x00000000 /* EMC_DLI_TRIM_TXDQS5 */
503 0x00000000 /* EMC_DLI_TRIM_TXDQS6 */
504 0x00000000 /* EMC_DLI_TRIM_TXDQS7 */
505 0x00000000 /* EMC_DLI_TRIM_TXDQS8 */
506 0x00000000 /* EMC_DLI_TRIM_TXDQS9 */
507 0x00000000 /* EMC_DLI_TRIM_TXDQS10 */
508 0x00000000 /* EMC_DLI_TRIM_TXDQS11 */
509 0x00000000 /* EMC_DLI_TRIM_TXDQS12 */
510 0x00000000 /* EMC_DLI_TRIM_TXDQS13 */
511 0x00000000 /* EMC_DLI_TRIM_TXDQS14 */
512 0x00000000 /* EMC_DLI_TRIM_TXDQS15 */
513 0x000fc000 /* EMC_DLL_XFORM_DQ0 */
514 0x000fc000 /* EMC_DLL_XFORM_DQ1 */
515 0x000fc000 /* EMC_DLL_XFORM_DQ2 */
516 0x000fc000 /* EMC_DLL_XFORM_DQ3 */
517 0x0000fc00 /* EMC_DLL_XFORM_DQ4 */
518 0x0000fc00 /* EMC_DLL_XFORM_DQ5 */
519 0x0000fc00 /* EMC_DLL_XFORM_DQ6 */
520 0x0000fc00 /* EMC_DLL_XFORM_DQ7 */
521 0x10000280 /* EMC_XM2CMDPADCTRL */
522 0x00000000 /* EMC_XM2CMDPADCTRL4 */
523 0x00111111 /* EMC_XM2CMDPADCTRL5 */
524 0x00000000 /* EMC_XM2DQPADCTRL2 */
525 0x00000000 /* EMC_XM2DQPADCTRL3 */
526 0x77ffc081 /* EMC_XM2CLKPADCTRL */
527 0x00000e0e /* EMC_XM2CLKPADCTRL2 */
528 0x81f1f108 /* EMC_XM2COMPPADCTRL */
529 0x07070004 /* EMC_XM2VTTGENPADCTRL */
530 0x0000003f /* EMC_XM2VTTGENPADCTRL2 */
531 0x016eeeee /* EMC_XM2VTTGENPADCTRL3 */
532 0x51451400 /* EMC_XM2DQSPADCTRL3 */
533 0x00514514 /* EMC_XM2DQSPADCTRL4 */
534 0x00514514 /* EMC_XM2DQSPADCTRL5 */
535 0x51451400 /* EMC_XM2DQSPADCTRL6 */
536 0x0000003f /* EMC_DSR_VTTGEN_DRV */
537 0x00000007 /* EMC_TXDSRVTTGEN */
538 0x00000000 /* EMC_FBIO_SPARE */
539 0x00000042 /* EMC_ZCAL_WAIT_CNT */
540 0x000e000e /* EMC_MRS_WAIT_CNT2 */
541 0x00000000 /* EMC_CTT */
542 0x00000003 /* EMC_CTT_DURATION */
543 0x0000f2f3 /* EMC_CFG_PIPE */
544 0x800001c5 /* EMC_DYN_SELF_REF_CONTROL */
545 0x0000000a /* EMC_QPOP */