Lines Matching +full:gce +full:- +full:events
1 # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
3 ---
4 $id: http://devicetree.org/schemas/media/mediatek,mdp3-rsz.yaml#
5 $schema: http://devicetree.org/meta-schemas/core.yaml#
10 - Matthias Brugger <matthias.bgg@gmail.com>
11 - Moudy Ho <moudy.ho@mediatek.com>
19 - enum:
20 - mediatek,mt8183-mdp3-rsz
25 mediatek,gce-client-reg:
26 $ref: /schemas/types.yaml#/definitions/phandle-array
29 - description: phandle of GCE
30 - description: GCE subsys id
31 - description: register offset
32 - description: register size
33 description: The register of client driver can be configured by gce with
34 4 arguments defined in this property. Each GCE subsys id is mapping to
35 a client defined in the header include/dt-bindings/gce/<chip>-gce.h.
37 mediatek,gce-events:
40 to gce. The event id is defined in the gce header
41 include/dt-bindings/gce/<chip>-gce.h of each chips.
42 $ref: /schemas/types.yaml#/definitions/uint32-array
48 - compatible
49 - reg
50 - mediatek,gce-client-reg
51 - mediatek,gce-events
52 - clocks
57 - |
58 #include <dt-bindings/clock/mt8183-clk.h>
59 #include <dt-bindings/gce/mt8183-gce.h>
61 mdp3_rsz0: mdp3-rsz0@14003000 {
62 compatible = "mediatek,mt8183-mdp3-rsz";
64 mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0x3000 0x1000>;
65 mediatek,gce-events = <CMDQ_EVENT_MDP_RSZ0_SOF>,
70 mdp3_rsz1: mdp3-rsz1@14004000 {
71 compatible = "mediatek,mt8183-mdp3-rsz";
73 mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0x4000 0x1000>;
74 mediatek,gce-events = <CMDQ_EVENT_MDP_RSZ1_SOF>,