Lines Matching +full:0 +full:x2c000000
33 enum: [ 0, 1, 2 ]
46 The 1st cell is the interrupt type; 0 for SPI interrupts, 1 for PPI
51 SPI interrupts are in the range [0-987]. PPI interrupts are in the
52 range [0-15]. Extented SPI interrupts are in the range [0-1023].
53 Extended PPI interrupts are in the range [0-127].
56 bits[3:0] trigger type and level flags.
68 of 0 if present.
83 ARMv8.0 architecture such as Cortex-A32, A34, A35, A53, A57, A72 and
99 multipleOf: 0x10000
100 exclusiveMinimum: 0
140 "^interrupt-partition-[0-9]+$":
177 "^interrupt-controller@[0-9a-f]+$": false
179 "^(msi-controller|gic-its|interrupt-controller)@[0-9a-f]+$":
229 reg = <0x2f000000 0x10000>, // GICD
230 <0x2f100000 0x200000>, // GICR
231 <0x2c000000 0x2000>, // GICC
232 <0x2c010000 0x2000>, // GICH
233 <0x2c020000 0x2000>; // GICV
243 reg = <0x2c200000 0x20000>;
255 redistributor-stride = <0x0 0x40000>; // 256kB stride
257 reg = <0x2c010000 0x10000>, // GICD
258 <0x2d000000 0x800000>, // GICR 1: CPUs 0-31
259 <0x2e000000 0x800000>, // GICR 2: CPUs 32-63
260 <0x2c040000 0x2000>, // GICC
261 <0x2c060000 0x2000>, // GICH
262 <0x2c080000 0x2000>; // GICV
263 interrupts = <1 9 4 0>;
269 reg = <0x2c200000 0x20000>;
276 reg = <0x2c400000 0x20000>;
280 part0: interrupt-partition-0 {
291 device@0 {
292 reg = <0 4>;