Lines Matching refs:eint
50 static void __iomem *mtk_eint_get_offset(struct mtk_eint *eint, in mtk_eint_get_offset() argument
57 if (eint_num >= eint->hw->ap_num) in mtk_eint_get_offset()
58 eint_base = eint->hw->ap_num; in mtk_eint_get_offset()
60 reg = eint->base + offset + ((eint_num - eint_base) / 32) * 4; in mtk_eint_get_offset()
65 static unsigned int mtk_eint_can_en_debounce(struct mtk_eint *eint, in mtk_eint_can_en_debounce() argument
70 void __iomem *reg = mtk_eint_get_offset(eint, eint_num, in mtk_eint_can_en_debounce()
71 eint->regs->sens); in mtk_eint_can_en_debounce()
78 if (eint_num < eint->hw->db_cnt && sens != MTK_EINT_EDGE_SENSITIVE) in mtk_eint_can_en_debounce()
84 static int mtk_eint_flip_edge(struct mtk_eint *eint, int hwirq) in mtk_eint_flip_edge() argument
89 u32 port = (hwirq >> 5) & eint->hw->port_mask; in mtk_eint_flip_edge()
90 void __iomem *reg = eint->base + (port << 2); in mtk_eint_flip_edge()
92 curr_level = eint->gpio_xlate->get_gpio_state(eint->pctl, hwirq); in mtk_eint_flip_edge()
97 reg_offset = eint->regs->pol_clr; in mtk_eint_flip_edge()
99 reg_offset = eint->regs->pol_set; in mtk_eint_flip_edge()
102 curr_level = eint->gpio_xlate->get_gpio_state(eint->pctl, in mtk_eint_flip_edge()
111 struct mtk_eint *eint = irq_data_get_irq_chip_data(d); in mtk_eint_mask() local
113 void __iomem *reg = mtk_eint_get_offset(eint, d->hwirq, in mtk_eint_mask()
114 eint->regs->mask_set); in mtk_eint_mask()
116 eint->cur_mask[d->hwirq >> 5] &= ~mask; in mtk_eint_mask()
123 struct mtk_eint *eint = irq_data_get_irq_chip_data(d); in mtk_eint_unmask() local
125 void __iomem *reg = mtk_eint_get_offset(eint, d->hwirq, in mtk_eint_unmask()
126 eint->regs->mask_clr); in mtk_eint_unmask()
128 eint->cur_mask[d->hwirq >> 5] |= mask; in mtk_eint_unmask()
132 if (eint->dual_edge[d->hwirq]) in mtk_eint_unmask()
133 mtk_eint_flip_edge(eint, d->hwirq); in mtk_eint_unmask()
136 static unsigned int mtk_eint_get_mask(struct mtk_eint *eint, in mtk_eint_get_mask() argument
140 void __iomem *reg = mtk_eint_get_offset(eint, eint_num, in mtk_eint_get_mask()
141 eint->regs->mask); in mtk_eint_get_mask()
148 struct mtk_eint *eint = irq_data_get_irq_chip_data(d); in mtk_eint_ack() local
150 void __iomem *reg = mtk_eint_get_offset(eint, d->hwirq, in mtk_eint_ack()
151 eint->regs->ack); in mtk_eint_ack()
158 struct mtk_eint *eint = irq_data_get_irq_chip_data(d); in mtk_eint_set_type() local
164 dev_err(eint->dev, in mtk_eint_set_type()
171 eint->dual_edge[d->hwirq] = 1; in mtk_eint_set_type()
173 eint->dual_edge[d->hwirq] = 0; in mtk_eint_set_type()
176 reg = mtk_eint_get_offset(eint, d->hwirq, eint->regs->pol_clr); in mtk_eint_set_type()
179 reg = mtk_eint_get_offset(eint, d->hwirq, eint->regs->pol_set); in mtk_eint_set_type()
184 reg = mtk_eint_get_offset(eint, d->hwirq, eint->regs->sens_clr); in mtk_eint_set_type()
187 reg = mtk_eint_get_offset(eint, d->hwirq, eint->regs->sens_set); in mtk_eint_set_type()
191 if (eint->dual_edge[d->hwirq]) in mtk_eint_set_type()
192 mtk_eint_flip_edge(eint, d->hwirq); in mtk_eint_set_type()
199 struct mtk_eint *eint = irq_data_get_irq_chip_data(d); in mtk_eint_irq_set_wake() local
204 eint->wake_mask[reg] |= BIT(shift); in mtk_eint_irq_set_wake()
206 eint->wake_mask[reg] &= ~BIT(shift); in mtk_eint_irq_set_wake()
211 static void mtk_eint_chip_write_mask(const struct mtk_eint *eint, in mtk_eint_chip_write_mask() argument
217 for (port = 0; port < eint->hw->ports; port++) { in mtk_eint_chip_write_mask()
219 writel_relaxed(~buf[port], reg + eint->regs->mask_set); in mtk_eint_chip_write_mask()
220 writel_relaxed(buf[port], reg + eint->regs->mask_clr); in mtk_eint_chip_write_mask()
226 struct mtk_eint *eint = irq_data_get_irq_chip_data(d); in mtk_eint_irq_request_resources() local
231 err = eint->gpio_xlate->get_gpio_n(eint->pctl, d->hwirq, in mtk_eint_irq_request_resources()
234 dev_err(eint->dev, "Can not find pin\n"); in mtk_eint_irq_request_resources()
240 dev_err(eint->dev, "unable to lock HW IRQ %lu for IRQ\n", in mtk_eint_irq_request_resources()
245 err = eint->gpio_xlate->set_gpio_as_eint(eint->pctl, d->hwirq); in mtk_eint_irq_request_resources()
247 dev_err(eint->dev, "Can not eint mode\n"); in mtk_eint_irq_request_resources()
256 struct mtk_eint *eint = irq_data_get_irq_chip_data(d); in mtk_eint_irq_release_resources() local
260 eint->gpio_xlate->get_gpio_n(eint->pctl, d->hwirq, &gpio_n, in mtk_eint_irq_release_resources()
278 static unsigned int mtk_eint_hw_init(struct mtk_eint *eint) in mtk_eint_hw_init() argument
280 void __iomem *reg = eint->base + eint->regs->dom_en; in mtk_eint_hw_init()
283 for (i = 0; i < eint->hw->ap_num; i += 32) { in mtk_eint_hw_init()
292 mtk_eint_debounce_process(struct mtk_eint *eint, int index) in mtk_eint_debounce_process() argument
297 ctrl_offset = (index / 4) * 4 + eint->regs->dbnc_ctrl; in mtk_eint_debounce_process()
298 dbnc = readl(eint->base + ctrl_offset); in mtk_eint_debounce_process()
301 ctrl_offset = (index / 4) * 4 + eint->regs->dbnc_set; in mtk_eint_debounce_process()
303 writel(rst, eint->base + ctrl_offset); in mtk_eint_debounce_process()
310 struct mtk_eint *eint = irq_desc_get_handler_data(desc); in mtk_eint_irq_handler() local
313 void __iomem *reg = mtk_eint_get_offset(eint, 0, eint->regs->stat); in mtk_eint_irq_handler()
317 for (eint_num = 0; eint_num < eint->hw->ap_num; eint_num += 32, in mtk_eint_irq_handler()
324 virq = irq_find_mapping(eint->domain, index); in mtk_eint_irq_handler()
333 if (eint->wake_mask[mask_offset] & BIT(offset) && in mtk_eint_irq_handler()
334 !(eint->cur_mask[mask_offset] & BIT(offset))) { in mtk_eint_irq_handler()
336 eint->regs->stat + in mtk_eint_irq_handler()
337 eint->regs->mask_set); in mtk_eint_irq_handler()
340 dual_edge = eint->dual_edge[index]; in mtk_eint_irq_handler()
346 writel(BIT(offset), reg - eint->regs->stat + in mtk_eint_irq_handler()
347 eint->regs->soft_clr); in mtk_eint_irq_handler()
350 eint->gpio_xlate->get_gpio_state(eint->pctl, in mtk_eint_irq_handler()
357 curr_level = mtk_eint_flip_edge(eint, index); in mtk_eint_irq_handler()
365 eint->regs->stat + in mtk_eint_irq_handler()
366 eint->regs->soft_set); in mtk_eint_irq_handler()
369 if (index < eint->hw->db_cnt) in mtk_eint_irq_handler()
370 mtk_eint_debounce_process(eint, index); in mtk_eint_irq_handler()
376 int mtk_eint_do_suspend(struct mtk_eint *eint) in mtk_eint_do_suspend() argument
378 mtk_eint_chip_write_mask(eint, eint->base, eint->wake_mask); in mtk_eint_do_suspend()
383 int mtk_eint_do_resume(struct mtk_eint *eint) in mtk_eint_do_resume() argument
385 mtk_eint_chip_write_mask(eint, eint->base, eint->cur_mask); in mtk_eint_do_resume()
390 int mtk_eint_set_debounce(struct mtk_eint *eint, unsigned long eint_num, in mtk_eint_set_debounce() argument
400 virq = irq_find_mapping(eint->domain, eint_num); in mtk_eint_set_debounce()
404 set_offset = (eint_num / 4) * 4 + eint->regs->dbnc_set; in mtk_eint_set_debounce()
405 clr_offset = (eint_num / 4) * 4 + eint->regs->dbnc_clr; in mtk_eint_set_debounce()
407 if (!mtk_eint_can_en_debounce(eint, eint_num)) in mtk_eint_set_debounce()
418 if (!mtk_eint_get_mask(eint, eint_num)) { in mtk_eint_set_debounce()
426 writel(clr_bit, eint->base + clr_offset); in mtk_eint_set_debounce()
431 writel(rst | bit, eint->base + set_offset); in mtk_eint_set_debounce()
444 int mtk_eint_find_irq(struct mtk_eint *eint, unsigned long eint_n) in mtk_eint_find_irq() argument
448 irq = irq_find_mapping(eint->domain, eint_n); in mtk_eint_find_irq()
455 int mtk_eint_do_init(struct mtk_eint *eint) in mtk_eint_do_init() argument
460 if (!eint->regs) in mtk_eint_do_init()
461 eint->regs = &mtk_generic_eint_regs; in mtk_eint_do_init()
463 eint->wake_mask = devm_kcalloc(eint->dev, eint->hw->ports, in mtk_eint_do_init()
464 sizeof(*eint->wake_mask), GFP_KERNEL); in mtk_eint_do_init()
465 if (!eint->wake_mask) in mtk_eint_do_init()
468 eint->cur_mask = devm_kcalloc(eint->dev, eint->hw->ports, in mtk_eint_do_init()
469 sizeof(*eint->cur_mask), GFP_KERNEL); in mtk_eint_do_init()
470 if (!eint->cur_mask) in mtk_eint_do_init()
473 eint->dual_edge = devm_kcalloc(eint->dev, eint->hw->ap_num, in mtk_eint_do_init()
475 if (!eint->dual_edge) in mtk_eint_do_init()
478 eint->domain = irq_domain_add_linear(eint->dev->of_node, in mtk_eint_do_init()
479 eint->hw->ap_num, in mtk_eint_do_init()
481 if (!eint->domain) in mtk_eint_do_init()
484 mtk_eint_hw_init(eint); in mtk_eint_do_init()
485 for (i = 0; i < eint->hw->ap_num; i++) { in mtk_eint_do_init()
486 int virq = irq_create_mapping(eint->domain, i); in mtk_eint_do_init()
490 irq_set_chip_data(virq, eint); in mtk_eint_do_init()
493 irq_set_chained_handler_and_data(eint->irq, mtk_eint_irq_handler, in mtk_eint_do_init()
494 eint); in mtk_eint_do_init()