Lines Matching refs:vddc
1866 s64 kt, kv, leakage_w, i_leakage, vddc; in si_calculate_leakage_for_v_and_t_formula() local
1871 vddc = div64_s64(drm_int2fixp(v), 1000); in si_calculate_leakage_for_v_and_t_formula()
1880 tmp = drm_fixp_mul(t_slope, vddc) + t_intercept; in si_calculate_leakage_for_v_and_t_formula()
1883 kv = drm_fixp_mul(av, drm_fixp_exp(drm_fixp_mul(bv, vddc))); in si_calculate_leakage_for_v_and_t_formula()
1885 leakage_w = drm_fixp_mul(drm_fixp_mul(drm_fixp_mul(i_leakage, kt), kv), vddc); in si_calculate_leakage_for_v_and_t_formula()
1904 s64 kt, kv, leakage_w, i_leakage, vddc; in si_calculate_leakage_for_v_formula() local
1907 vddc = div64_s64(drm_int2fixp(v), 1000); in si_calculate_leakage_for_v_formula()
1911 drm_fixp_exp(drm_fixp_mul(div64_s64(drm_int2fixp(coeff->bv), 100000000), vddc))); in si_calculate_leakage_for_v_formula()
1913 leakage_w = drm_fixp_mul(drm_fixp_mul(drm_fixp_mul(i_leakage, kt), kv), vddc); in si_calculate_leakage_for_v_formula()
2392 SISLANDS_SMC_VOLTAGE_VALUE vddc; in si_populate_power_containment_values() local
2448 state->performance_levels[i-1].vddc, &vddc); in si_populate_power_containment_values()
2452 ret = si_get_std_voltage_value(adev, &vddc, &prev_std_vddc); in si_populate_power_containment_values()
2457 state->performance_levels[i].vddc, &vddc); in si_populate_power_containment_values()
2461 ret = si_get_std_voltage_value(adev, &vddc, &curr_std_vddc); in si_populate_power_containment_values()
2648 if (table->entries[i].vddc > *max) in si_get_cac_std_voltage_max_min()
2649 *max = table->entries[i].vddc; in si_get_cac_std_voltage_max_min()
2650 if (table->entries[i].vddc < *min) in si_get_cac_std_voltage_max_min()
2651 *min = table->entries[i].vddc; in si_get_cac_std_voltage_max_min()
3316 u16 *vddc, u16 *vddci) in btc_apply_voltage_delta_rules() argument
3321 if ((0 == *vddc) || (0 == *vddci)) in btc_apply_voltage_delta_rules()
3324 if (*vddc > *vddci) { in btc_apply_voltage_delta_rules()
3325 if ((*vddc - *vddci) > adev->pm.dpm.dyn_state.vddc_vddci_delta) { in btc_apply_voltage_delta_rules()
3327 (*vddc - adev->pm.dpm.dyn_state.vddc_vddci_delta)); in btc_apply_voltage_delta_rules()
3331 if ((*vddci - *vddc) > adev->pm.dpm.dyn_state.vddc_vddci_delta) { in btc_apply_voltage_delta_rules()
3334 *vddc = (new_voltage < max_vddc) ? new_voltage : max_vddc; in btc_apply_voltage_delta_rules()
3402 u16 vddc; in rv770_get_max_vddc() local
3404 if (amdgpu_atombios_get_max_vddc(adev, 0, 0, &vddc)) in rv770_get_max_vddc()
3407 pi->max_vddc = vddc; in rv770_get_max_vddc()
3435 u16 vddc, vddci, min_vce_voltage = 0; in si_apply_state_adjust_rules() local
3491 if (ps->performance_levels[i].vddc > ps->performance_levels[i+1].vddc) in si_apply_state_adjust_rules()
3492 ps->performance_levels[i].vddc = ps->performance_levels[i+1].vddc; in si_apply_state_adjust_rules()
3500 if (ps->performance_levels[i].vddc > max_limits->vddc) in si_apply_state_adjust_rules()
3501 ps->performance_levels[i].vddc = max_limits->vddc; in si_apply_state_adjust_rules()
3550 vddc = ps->performance_levels[ps->performance_level_count - 1].vddc; in si_apply_state_adjust_rules()
3553 vddc = ps->performance_levels[0].vddc; in si_apply_state_adjust_rules()
3566 ps->performance_levels[0].vddc = vddc; in si_apply_state_adjust_rules()
3577 ps->performance_levels[i].vddc = vddc; in si_apply_state_adjust_rules()
3583 if (ps->performance_levels[i].vddc < ps->performance_levels[i - 1].vddc) in si_apply_state_adjust_rules()
3584 ps->performance_levels[i].vddc = ps->performance_levels[i - 1].vddc; in si_apply_state_adjust_rules()
3612 if (ps->performance_levels[i].vddc < min_vce_voltage) in si_apply_state_adjust_rules()
3613 ps->performance_levels[i].vddc = min_vce_voltage; in si_apply_state_adjust_rules()
3616 max_limits->vddc, &ps->performance_levels[i].vddc); in si_apply_state_adjust_rules()
3622 max_limits->vddc, &ps->performance_levels[i].vddc); in si_apply_state_adjust_rules()
3625 max_limits->vddc, &ps->performance_levels[i].vddc); in si_apply_state_adjust_rules()
3630 max_limits->vddc, max_limits->vddci, in si_apply_state_adjust_rules()
3631 &ps->performance_levels[i].vddc, in si_apply_state_adjust_rules()
3637 if (ps->performance_levels[i].vddc > adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddc) in si_apply_state_adjust_rules()
3695 u16 vddc, count = 0; in si_get_leakage_vddc() local
3699 …ret = amdgpu_atombios_get_leakage_vddc_based_on_leakage_idx(adev, &vddc, SISLANDS_LEAKAGE_INDEX0 +… in si_get_leakage_vddc()
3701 if (!ret && (vddc > 0) && (vddc != (SISLANDS_LEAKAGE_INDEX0 + i))) { in si_get_leakage_vddc()
3702 si_pi->leakage_voltage.entries[count].voltage = vddc; in si_get_leakage_vddc()
4629 adev->pm.dpm.dyn_state.cac_leakage_table.entries[v_index].vddc; in si_get_std_voltage_value()
4632 …>pm.dpm.dyn_state.cac_leakage_table.entries[adev->pm.dpm.dyn_state.cac_leakage_table.count-1].vddc; in si_get_std_voltage_value()
4644 adev->pm.dpm.dyn_state.cac_leakage_table.entries[v_index].vddc; in si_get_std_voltage_value()
4647 …>pm.dpm.dyn_state.cac_leakage_table.entries[adev->pm.dpm.dyn_state.cac_leakage_table.count-1].vddc; in si_get_std_voltage_value()
4654 *std_voltage = adev->pm.dpm.dyn_state.cac_leakage_table.entries[voltage->index].vddc; in si_get_std_voltage_value()
4885 initial_state->performance_levels[0].vddc, in si_populate_smc_initial_state()
4886 &table->initialState.levels[0].vddc); in si_populate_smc_initial_state()
4892 &table->initialState.levels[0].vddc, in si_populate_smc_initial_state()
4896 table->initialState.levels[0].vddc.index, in si_populate_smc_initial_state()
4909 initial_state->performance_levels[0].vddc, in si_populate_smc_initial_state()
4912 &table->initialState.levels[0].vddc); in si_populate_smc_initial_state()
4977 pi->acpi_vddc, &table->ACPIState.levels[0].vddc); in si_populate_smc_acpi_state()
4982 &table->ACPIState.levels[0].vddc, &std_vddc); in si_populate_smc_acpi_state()
4985 table->ACPIState.levels[0].vddc.index, in si_populate_smc_acpi_state()
4996 &table->ACPIState.levels[0].vddc); in si_populate_smc_acpi_state()
5000 pi->min_vddc_in_table, &table->ACPIState.levels[0].vddc); in si_populate_smc_acpi_state()
5005 &table->ACPIState.levels[0].vddc, &std_vddc); in si_populate_smc_acpi_state()
5009 table->ACPIState.levels[0].vddc.index, in si_populate_smc_acpi_state()
5024 &table->ACPIState.levels[0].vddc); in si_populate_smc_acpi_state()
5115 state->levels[0].std_vddc = state->levels[0].vddc; in si_populate_ulv_state()
5221 if (ulv->supported && ulv->pl.vddc) { in si_init_smc_table()
5509 pl->vddc, &level->vddc); in si_convert_power_level_to_smc()
5514 ret = si_get_std_voltage_value(adev, &level->vddc, &std_vddc); in si_convert_power_level_to_smc()
5519 level->vddc.index, &level->std_vddc); in si_convert_power_level_to_smc()
5533 pl->vddc, in si_convert_power_level_to_smc()
5536 &level->vddc); in si_convert_power_level_to_smc()
5625 if (ulv->pl.vddc < in si_is_state_ulv_compatible()
5760 if (ulv->supported && ulv->pl.vddc) { in si_upload_ulv_state()
6127 if (ulv->supported && ulv->pl.vddc != 0) in si_populate_mc_reg_table()
7151 pl->vddc = le16_to_cpu(clock_info->si.usVDDC); in si_parse_pplib_clock_info()
7160 ret = si_get_leakage_voltage_from_leakage_index(adev, pl->vddc, in si_parse_pplib_clock_info()
7163 pl->vddc = leakage_voltage; in si_parse_pplib_clock_info()
7166 pi->acpi_vddc = pl->vddc; in si_parse_pplib_clock_info()
7182 if (pi->min_vddc_in_table > pl->vddc) in si_parse_pplib_clock_info()
7183 pi->min_vddc_in_table = pl->vddc; in si_parse_pplib_clock_info()
7185 if (pi->max_vddc_in_table < pl->vddc) in si_parse_pplib_clock_info()
7186 pi->max_vddc_in_table = pl->vddc; in si_parse_pplib_clock_info()
7190 u16 vddc, vddci, mvdd; in si_parse_pplib_clock_info() local
7191 amdgpu_atombios_get_default_voltages(adev, &vddc, &vddci, &mvdd); in si_parse_pplib_clock_info()
7194 pl->vddc = vddc; in si_parse_pplib_clock_info()
7203 adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc = pl->vddc; in si_parse_pplib_clock_info()
7500 current_index, pl->sclk, pl->mclk, pl->vddc, pl->vddci, pl->pcie_gen + 1); in si_dpm_debugfs_print_current_performance_level()
7910 i, pl->sclk, pl->mclk, pl->vddc, pl->vddci, pl->pcie_gen + 1); in si_dpm_print_power_state()
7913 i, pl->sclk, pl->mclk, pl->vddc, pl->vddci); in si_dpm_print_power_state()
7935 (si_cpl1->vddc == si_cpl2->vddc) && in si_are_power_levels_equal()