Lines Matching refs:pebs_enabled

1081 	if (!(cpuc->pebs_enabled & ~PEBS_VIA_PT_MASK))  in intel_pmu_pebs_via_pt_disable()
1082 cpuc->pebs_enabled &= ~PEBS_VIA_PT_MASK; in intel_pmu_pebs_via_pt_disable()
1095 cpuc->pebs_enabled |= PEBS_PMI_AFTER_EACH_RECORD; in intel_pmu_pebs_via_pt_enable()
1097 cpuc->pebs_enabled |= PEBS_OUTPUT_PT; in intel_pmu_pebs_via_pt_enable()
1110 cpuc->pebs_enabled |= 1ULL << hwc->idx; in intel_pmu_pebs_enable()
1113 cpuc->pebs_enabled |= 1ULL << (hwc->idx + 32); in intel_pmu_pebs_enable()
1115 cpuc->pebs_enabled |= 1ULL << 63; in intel_pmu_pebs_enable()
1167 cpuc->pebs_enabled &= ~(1ULL << hwc->idx); in intel_pmu_pebs_disable()
1171 cpuc->pebs_enabled &= ~(1ULL << (hwc->idx + 32)); in intel_pmu_pebs_disable()
1173 cpuc->pebs_enabled &= ~(1ULL << 63); in intel_pmu_pebs_disable()
1178 wrmsrl(MSR_IA32_PEBS_ENABLE, cpuc->pebs_enabled); in intel_pmu_pebs_disable()
1187 if (cpuc->pebs_enabled) in intel_pmu_pebs_enable_all()
1188 wrmsrl(MSR_IA32_PEBS_ENABLE, cpuc->pebs_enabled); in intel_pmu_pebs_enable_all()
1195 if (cpuc->pebs_enabled) in intel_pmu_pebs_disable_all()
1644 pebs_status = status & cpuc->pebs_enabled; in get_next_pebs_record_by_bit()
1820 for_each_set_bit(bit, (unsigned long *)&cpuc->pebs_enabled, size) { in intel_pmu_pebs_event_update_no_drain()
1862 pebs_status = p->status & cpuc->pebs_enabled; in intel_pmu_drain_pebs_nhm()
1881 if (!pebs_status && cpuc->pebs_enabled && in intel_pmu_drain_pebs_nhm()
1882 !(cpuc->pebs_enabled & (cpuc->pebs_enabled-1))) in intel_pmu_drain_pebs_nhm()
1883 pebs_status = cpuc->pebs_enabled; in intel_pmu_drain_pebs_nhm()
1971 pebs_status = get_pebs_status(at) & cpuc->pebs_enabled; in intel_pmu_drain_pebs_icl()