Lines Matching +full:32 +full:- +full:63
1 /* SPDX-License-Identifier: GPL-2.0 */
4 * 55898 Rev 0.35 - Feb 5, 2021
7 #include "msr-index.h"
17 __u64 fetch_maxcnt:16,/* 0-15: instruction fetch max. count */
18 fetch_cnt:16, /* 16-31: instruction fetch count */
19 fetch_lat:16, /* 32-47: instruction fetch latency */
23 ic_miss:1, /* 51: i-cache miss */
25 l1tlb_pgsz:2, /* 53-54: i-cache L1TLB page size
27 l1tlb_miss:1, /* 55: i-cache fetch missed in L1TLB */
28 l2tlb_miss:1, /* 56: i-cache fetch missed in L2TLB */
32 reserved:5; /* 59-63: reserved */
40 __u64 opmaxcnt:16, /* 0-15: periodic op max. count */
45 opmaxcnt_ext:7, /* 20-26: upper 7 bits of periodic op maximum count */
46 reserved1:5, /* 27-31: reserved */
47 opcurcnt:27, /* 32-58: periodic op counter current count */
48 reserved2:5; /* 59-63: reserved */
56 __u64 comp_to_ret_ctr:16, /* 0-15: op completion to retire count */
57 tag_to_ret_ctr:16, /* 15-31: op tag to retire count */
58 reserved1:2, /* 32-33: reserved */
66 reserved2:23; /* 41-63: reserved */
74 __u64 data_src:3, /* 0-2: data source */
78 reserved1:57; /* 5-63: reserved */
95 reserved:4, /* 9-12: reserved */
105 op_mem_width:4, /* 22-25: load/store size in bytes */
106 op_dc_miss_open_mem_reqs:6, /* 26-31: outstanding mem reqs on DC fill */
107 dc_miss_lat:16, /* 32-47: data cache miss latency */
108 tlb_refill_lat:16; /* 48-63: L1 TLB refill latency */
116 __u64 itlb_refill_lat:16, /* 0-15: ITLB Refill latency for sampled fetch */
117 reserved:48; /* 16-63: reserved */