Lines Matching +full:0 +full:x1a00

70 #define MDIO_PMA_LASI_RXCTRL	0x9000	/* RX_ALARM control */
71 #define MDIO_PMA_LASI_TXCTRL 0x9001 /* TX_ALARM control */
72 #define MDIO_PMA_LASI_CTRL 0x9002 /* LASI control */
73 #define MDIO_PMA_LASI_RXSTAT 0x9003 /* RX_ALARM status */
74 #define MDIO_PMA_LASI_TXSTAT 0x9004 /* TX_ALARM status */
75 #define MDIO_PMA_LASI_STAT 0x9005 /* LASI status */
81 #define MDIO_CTRL1_SPEEDSEL (MDIO_CTRL1_SPEEDSELEXT | 0x003c)
85 #define MDIO_PMA_CTRL1_LOOPBACK 0x0001
92 #define MDIO_AN_CTRL1_XNP 0x2000 /* Enable extended next page */
93 #define MDIO_PCS_CTRL1_CLKSTOP_EN 0x400 /* Stop the clock during LPI */
96 #define MDIO_CTRL1_SPEED10G (MDIO_CTRL1_SPEEDSELEXT | 0x00)
98 #define MDIO_CTRL1_SPEED10P2B (MDIO_CTRL1_SPEEDSELEXT | 0x04)
100 #define MDIO_CTRL1_SPEED2_5G (MDIO_CTRL1_SPEEDSELEXT | 0x18)
102 #define MDIO_CTRL1_SPEED5G (MDIO_CTRL1_SPEEDSELEXT | 0x1c)
105 #define MDIO_STAT1_LPOWERABLE 0x0002 /* Low-power ability */
107 #define MDIO_STAT1_FAULT 0x0080 /* Fault */
108 #define MDIO_AN_STAT1_LPABLE 0x0001 /* Link partner AN ability */
112 #define MDIO_AN_STAT1_PAGE 0x0040 /* Page received */
113 #define MDIO_AN_STAT1_XNP 0x0080 /* Extended next page status */
116 #define MDIO_SPEED_10G 0x0001 /* 10G capable */
117 #define MDIO_PMA_SPEED_2B 0x0002 /* 2BASE-TL capable */
118 #define MDIO_PMA_SPEED_10P 0x0004 /* 10PASS-TS capable */
119 #define MDIO_PMA_SPEED_1000 0x0010 /* 1000M capable */
120 #define MDIO_PMA_SPEED_100 0x0020 /* 100M capable */
121 #define MDIO_PMA_SPEED_10 0x0040 /* 10M capable */
122 #define MDIO_PCS_SPEED_10P2B 0x0002 /* 10PASS-TS/2BASE-TL capable */
123 #define MDIO_PCS_SPEED_2_5G 0x0040 /* 2.5G capable */
124 #define MDIO_PCS_SPEED_5G 0x0080 /* 5G capable */
128 #define MDIO_DEVS_C22PRESENT MDIO_DEVS_PRESENT(0)
141 #define MDIO_PMA_CTRL2_TYPE 0x000f /* PMA/PMD type selection */
142 #define MDIO_PMA_CTRL2_10GBCX4 0x0000 /* 10GBASE-CX4 type */
143 #define MDIO_PMA_CTRL2_10GBEW 0x0001 /* 10GBASE-EW type */
144 #define MDIO_PMA_CTRL2_10GBLW 0x0002 /* 10GBASE-LW type */
145 #define MDIO_PMA_CTRL2_10GBSW 0x0003 /* 10GBASE-SW type */
146 #define MDIO_PMA_CTRL2_10GBLX4 0x0004 /* 10GBASE-LX4 type */
147 #define MDIO_PMA_CTRL2_10GBER 0x0005 /* 10GBASE-ER type */
148 #define MDIO_PMA_CTRL2_10GBLR 0x0006 /* 10GBASE-LR type */
149 #define MDIO_PMA_CTRL2_10GBSR 0x0007 /* 10GBASE-SR type */
150 #define MDIO_PMA_CTRL2_10GBLRM 0x0008 /* 10GBASE-LRM type */
151 #define MDIO_PMA_CTRL2_10GBT 0x0009 /* 10GBASE-T type */
152 #define MDIO_PMA_CTRL2_10GBKX4 0x000a /* 10GBASE-KX4 type */
153 #define MDIO_PMA_CTRL2_10GBKR 0x000b /* 10GBASE-KR type */
154 #define MDIO_PMA_CTRL2_1000BT 0x000c /* 1000BASE-T type */
155 #define MDIO_PMA_CTRL2_1000BKX 0x000d /* 1000BASE-KX type */
156 #define MDIO_PMA_CTRL2_100BTX 0x000e /* 100BASE-TX type */
157 #define MDIO_PMA_CTRL2_10BT 0x000f /* 10BASE-T type */
158 #define MDIO_PMA_CTRL2_2_5GBT 0x0030 /* 2.5GBaseT type */
159 #define MDIO_PMA_CTRL2_5GBT 0x0031 /* 5GBaseT type */
160 #define MDIO_PCS_CTRL2_TYPE 0x0003 /* PCS type selection */
161 #define MDIO_PCS_CTRL2_10GBR 0x0000 /* 10GBASE-R type */
162 #define MDIO_PCS_CTRL2_10GBX 0x0001 /* 10GBASE-X type */
163 #define MDIO_PCS_CTRL2_10GBW 0x0002 /* 10GBASE-W type */
164 #define MDIO_PCS_CTRL2_10GBT 0x0003 /* 10GBASE-T type */
167 #define MDIO_STAT2_RXFAULT 0x0400 /* Receive fault */
168 #define MDIO_STAT2_TXFAULT 0x0800 /* Transmit fault */
169 #define MDIO_STAT2_DEVPRST 0xc000 /* Device present */
170 #define MDIO_STAT2_DEVPRST_VAL 0x8000 /* Device present value */
171 #define MDIO_PMA_STAT2_LBABLE 0x0001 /* PMA loopback ability */
172 #define MDIO_PMA_STAT2_10GBEW 0x0002 /* 10GBASE-EW ability */
173 #define MDIO_PMA_STAT2_10GBLW 0x0004 /* 10GBASE-LW ability */
174 #define MDIO_PMA_STAT2_10GBSW 0x0008 /* 10GBASE-SW ability */
175 #define MDIO_PMA_STAT2_10GBLX4 0x0010 /* 10GBASE-LX4 ability */
176 #define MDIO_PMA_STAT2_10GBER 0x0020 /* 10GBASE-ER ability */
177 #define MDIO_PMA_STAT2_10GBLR 0x0040 /* 10GBASE-LR ability */
178 #define MDIO_PMA_STAT2_10GBSR 0x0080 /* 10GBASE-SR ability */
179 #define MDIO_PMD_STAT2_TXDISAB 0x0100 /* PMD TX disable ability */
180 #define MDIO_PMA_STAT2_EXTABLE 0x0200 /* Extended abilities */
181 #define MDIO_PMA_STAT2_RXFLTABLE 0x1000 /* Receive fault ability */
182 #define MDIO_PMA_STAT2_TXFLTABLE 0x2000 /* Transmit fault ability */
183 #define MDIO_PCS_STAT2_10GBR 0x0001 /* 10GBASE-R capable */
184 #define MDIO_PCS_STAT2_10GBX 0x0002 /* 10GBASE-X capable */
185 #define MDIO_PCS_STAT2_10GBW 0x0004 /* 10GBASE-W capable */
186 #define MDIO_PCS_STAT2_RXFLTABLE 0x1000 /* Receive fault ability */
187 #define MDIO_PCS_STAT2_TXFLTABLE 0x2000 /* Transmit fault ability */
190 #define MDIO_PMD_TXDIS_GLOBAL 0x0001 /* Global PMD TX disable */
191 #define MDIO_PMD_TXDIS_0 0x0002 /* PMD TX disable 0 */
192 #define MDIO_PMD_TXDIS_1 0x0004 /* PMD TX disable 1 */
193 #define MDIO_PMD_TXDIS_2 0x0008 /* PMD TX disable 2 */
194 #define MDIO_PMD_TXDIS_3 0x0010 /* PMD TX disable 3 */
197 #define MDIO_PMD_RXDET_GLOBAL 0x0001 /* Global PMD RX signal detect */
198 #define MDIO_PMD_RXDET_0 0x0002 /* PMD RX signal detect 0 */
199 #define MDIO_PMD_RXDET_1 0x0004 /* PMD RX signal detect 1 */
200 #define MDIO_PMD_RXDET_2 0x0008 /* PMD RX signal detect 2 */
201 #define MDIO_PMD_RXDET_3 0x0010 /* PMD RX signal detect 3 */
204 #define MDIO_PMA_EXTABLE_10GCX4 0x0001 /* 10GBASE-CX4 ability */
205 #define MDIO_PMA_EXTABLE_10GBLRM 0x0002 /* 10GBASE-LRM ability */
206 #define MDIO_PMA_EXTABLE_10GBT 0x0004 /* 10GBASE-T ability */
207 #define MDIO_PMA_EXTABLE_10GBKX4 0x0008 /* 10GBASE-KX4 ability */
208 #define MDIO_PMA_EXTABLE_10GBKR 0x0010 /* 10GBASE-KR ability */
209 #define MDIO_PMA_EXTABLE_1000BT 0x0020 /* 1000BASE-T ability */
210 #define MDIO_PMA_EXTABLE_1000BKX 0x0040 /* 1000BASE-KX ability */
211 #define MDIO_PMA_EXTABLE_100BTX 0x0080 /* 100BASE-TX ability */
212 #define MDIO_PMA_EXTABLE_10BT 0x0100 /* 10BASE-T ability */
213 #define MDIO_PMA_EXTABLE_NBT 0x4000 /* 2.5/5GBASE-T ability */
216 #define MDIO_PHYXS_LNSTAT_SYNC0 0x0001
217 #define MDIO_PHYXS_LNSTAT_SYNC1 0x0002
218 #define MDIO_PHYXS_LNSTAT_SYNC2 0x0004
219 #define MDIO_PHYXS_LNSTAT_SYNC3 0x0008
220 #define MDIO_PHYXS_LNSTAT_ALIGN 0x1000
223 #define MDIO_PMA_10GBT_SWAPPOL_ABNX 0x0001 /* Pair A/B uncrossed */
224 #define MDIO_PMA_10GBT_SWAPPOL_CDNX 0x0002 /* Pair C/D uncrossed */
225 #define MDIO_PMA_10GBT_SWAPPOL_AREV 0x0100 /* Pair A polarity reversed */
226 #define MDIO_PMA_10GBT_SWAPPOL_BREV 0x0200 /* Pair B polarity reversed */
227 #define MDIO_PMA_10GBT_SWAPPOL_CREV 0x0400 /* Pair C polarity reversed */
228 #define MDIO_PMA_10GBT_SWAPPOL_DREV 0x0800 /* Pair D polarity reversed */
231 #define MDIO_PMA_10GBT_TXPWR_SHORT 0x0001 /* Short-reach mode */
234 /* Value is SNR margin in dB, clamped to range [-127, 127], plus 0x8000. */
235 #define MDIO_PMA_10GBT_SNR_BIAS 0x8000
239 #define MDIO_PMA_10GBR_FECABLE_ABLE 0x0001 /* FEC ability */
240 #define MDIO_PMA_10GBR_FECABLE_ERRABLE 0x0002 /* FEC error indic. ability */
243 #define MDIO_PCS_10GBRT_STAT1_BLKLK 0x0001 /* Block lock attained */
246 #define MDIO_PCS_10GBRT_STAT2_ERR 0x00ff
247 #define MDIO_PCS_10GBRT_STAT2_BER 0x3f00
250 #define MDIO_AN_10GBT_CTRL_ADV2_5G 0x0080 /* Advertise 2.5GBASE-T */
251 #define MDIO_AN_10GBT_CTRL_ADV5G 0x0100 /* Advertise 5GBASE-T */
252 #define MDIO_AN_10GBT_CTRL_ADV10G 0x1000 /* Advertise 10GBASE-T */
255 #define MDIO_AN_10GBT_STAT_LP2_5G 0x0020 /* LP is 2.5GBT capable */
256 #define MDIO_AN_10GBT_STAT_LP5G 0x0040 /* LP is 5GBT capable */
257 #define MDIO_AN_10GBT_STAT_LPTRR 0x0200 /* LP training reset req. */
258 #define MDIO_AN_10GBT_STAT_LPLTABLE 0x0400 /* LP loop timing ability */
259 #define MDIO_AN_10GBT_STAT_LP10G 0x0800 /* LP is 10GBT capable */
260 #define MDIO_AN_10GBT_STAT_REMOK 0x1000 /* Remote OK */
261 #define MDIO_AN_10GBT_STAT_LOCOK 0x2000 /* Local OK */
262 #define MDIO_AN_10GBT_STAT_MS 0x4000 /* Master/slave config */
263 #define MDIO_AN_10GBT_STAT_MSFLT 0x8000 /* Master/slave config fault */
271 #define MDIO_AN_EEE_ADV_100TX 0x0002 /* Advertise 100TX EEE cap */
272 #define MDIO_AN_EEE_ADV_1000T 0x0004 /* Advertise 1000T EEE cap */
280 #define MDIO_EEE_10GT 0x0008 /* 10GT EEE cap */
281 #define MDIO_EEE_1000KX 0x0010 /* 1000KX EEE cap */
282 #define MDIO_EEE_10GKX4 0x0020 /* 10G KX4 EEE cap */
283 #define MDIO_EEE_10GKR 0x0040 /* 10G KR EEE cap */
284 #define MDIO_EEE_40GR_FW 0x0100 /* 40G R fast wake */
285 #define MDIO_EEE_40GR_DS 0x0200 /* 40G R deep sleep */
286 #define MDIO_EEE_100GR_FW 0x1000 /* 100G R fast wake */
287 #define MDIO_EEE_100GR_DS 0x2000 /* 100G R deep sleep */
289 #define MDIO_EEE_2_5GT 0x0001 /* 2.5GT EEE cap */
290 #define MDIO_EEE_5GT 0x0002 /* 5GT EEE cap */
293 #define MDIO_PMA_NG_EXTABLE_2_5GBT 0x0001 /* 2.5GBASET ability */
294 #define MDIO_PMA_NG_EXTABLE_5GBT 0x0002 /* 5GBASET ability */
297 #define MDIO_PMA_LASI_RX_PHYXSLFLT 0x0001 /* PHY XS RX local fault */
298 #define MDIO_PMA_LASI_RX_PCSLFLT 0x0008 /* PCS RX local fault */
299 #define MDIO_PMA_LASI_RX_PMALFLT 0x0010 /* PMA/PMD RX local fault */
300 #define MDIO_PMA_LASI_RX_OPTICPOWERFLT 0x0020 /* RX optical power fault */
301 #define MDIO_PMA_LASI_RX_WISLFLT 0x0200 /* WIS local fault */
304 #define MDIO_PMA_LASI_TX_PHYXSLFLT 0x0001 /* PHY XS TX local fault */
305 #define MDIO_PMA_LASI_TX_PCSLFLT 0x0008 /* PCS TX local fault */
306 #define MDIO_PMA_LASI_TX_PMALFLT 0x0010 /* PMA/PMD TX local fault */
307 #define MDIO_PMA_LASI_TX_LASERPOWERFLT 0x0080 /* Laser output power fault */
308 #define MDIO_PMA_LASI_TX_LASERTEMPFLT 0x0100 /* Laser temperature fault */
309 #define MDIO_PMA_LASI_TX_LASERBICURRFLT 0x0200 /* Laser bias current fault */
312 #define MDIO_PMA_LASI_LSALARM 0x0001 /* LS_ALARM enable/status */
313 #define MDIO_PMA_LASI_TXALARM 0x0002 /* TX_ALARM enable/status */
314 #define MDIO_PMA_LASI_RXALARM 0x0004 /* RX_ALARM enable/status */
318 #define MDIO_PHY_ID_C45 0x8000
319 #define MDIO_PHY_ID_PRTAD 0x03e0
320 #define MDIO_PHY_ID_DEVAD 0x001f
329 /* UsxgmiiChannelInfo[15:0] for USXGMII in-band auto-negotiation.*/
330 #define MDIO_USXGMII_EEE_CLK_STP 0x0080 /* EEE clock stop supported */
331 #define MDIO_USXGMII_EEE 0x0100 /* EEE supported */
332 #define MDIO_USXGMII_SPD_MASK 0x0e00 /* USXGMII speed mask */
333 #define MDIO_USXGMII_FULL_DUPLEX 0x1000 /* USXGMII full duplex */
334 #define MDIO_USXGMII_DPX_SPD_MASK 0x1e00 /* USXGMII duplex and speed bits */
335 #define MDIO_USXGMII_10 0x0000 /* 10Mbps */
336 #define MDIO_USXGMII_10HALF 0x0000 /* 10Mbps half-duplex */
337 #define MDIO_USXGMII_10FULL 0x1000 /* 10Mbps full-duplex */
338 #define MDIO_USXGMII_100 0x0200 /* 100Mbps */
339 #define MDIO_USXGMII_100HALF 0x0200 /* 100Mbps half-duplex */
340 #define MDIO_USXGMII_100FULL 0x1200 /* 100Mbps full-duplex */
341 #define MDIO_USXGMII_1000 0x0400 /* 1000Mbps */
342 #define MDIO_USXGMII_1000HALF 0x0400 /* 1000Mbps half-duplex */
343 #define MDIO_USXGMII_1000FULL 0x1400 /* 1000Mbps full-duplex */
344 #define MDIO_USXGMII_10G 0x0600 /* 10Gbps */
345 #define MDIO_USXGMII_10GHALF 0x0600 /* 10Gbps half-duplex */
346 #define MDIO_USXGMII_10GFULL 0x1600 /* 10Gbps full-duplex */
347 #define MDIO_USXGMII_2500 0x0800 /* 2500Mbps */
348 #define MDIO_USXGMII_2500HALF 0x0800 /* 2500Mbps half-duplex */
349 #define MDIO_USXGMII_2500FULL 0x1800 /* 2500Mbps full-duplex */
350 #define MDIO_USXGMII_5000 0x0a00 /* 5000Mbps */
351 #define MDIO_USXGMII_5000HALF 0x0a00 /* 5000Mbps half-duplex */
352 #define MDIO_USXGMII_5000FULL 0x1a00 /* 5000Mbps full-duplex */
353 #define MDIO_USXGMII_LINK 0x8000 /* PHY link with copper-side partner */