Lines Matching +full:full +full:- +full:bit
1 // SPDX-License-Identifier: GPL-2.0+
10 * phy_speed_to_str - Return a string representing the PHY link speed
55 return "Unsupported (update phy-core.c)"; in phy_speed_to_str()
61 * phy_duplex_to_str - Return string describing the duplex
70 return "Full"; in phy_duplex_to_str()
73 return "Unsupported (update phy-core.c)"; in phy_duplex_to_str()
79 * - iow, descending speed.
83 .bit = ETHTOOL_LINK_MODE_ ## b ## _BIT}
87 PHY_SETTING( 400000, FULL, 400000baseCR8_Full ),
88 PHY_SETTING( 400000, FULL, 400000baseKR8_Full ),
89 PHY_SETTING( 400000, FULL, 400000baseLR8_ER8_FR8_Full ),
90 PHY_SETTING( 400000, FULL, 400000baseDR8_Full ),
91 PHY_SETTING( 400000, FULL, 400000baseSR8_Full ),
92 PHY_SETTING( 400000, FULL, 400000baseCR4_Full ),
93 PHY_SETTING( 400000, FULL, 400000baseKR4_Full ),
94 PHY_SETTING( 400000, FULL, 400000baseLR4_ER4_FR4_Full ),
95 PHY_SETTING( 400000, FULL, 400000baseDR4_Full ),
96 PHY_SETTING( 400000, FULL, 400000baseSR4_Full ),
98 PHY_SETTING( 200000, FULL, 200000baseCR4_Full ),
99 PHY_SETTING( 200000, FULL, 200000baseKR4_Full ),
100 PHY_SETTING( 200000, FULL, 200000baseLR4_ER4_FR4_Full ),
101 PHY_SETTING( 200000, FULL, 200000baseDR4_Full ),
102 PHY_SETTING( 200000, FULL, 200000baseSR4_Full ),
103 PHY_SETTING( 200000, FULL, 200000baseCR2_Full ),
104 PHY_SETTING( 200000, FULL, 200000baseKR2_Full ),
105 PHY_SETTING( 200000, FULL, 200000baseLR2_ER2_FR2_Full ),
106 PHY_SETTING( 200000, FULL, 200000baseDR2_Full ),
107 PHY_SETTING( 200000, FULL, 200000baseSR2_Full ),
109 PHY_SETTING( 100000, FULL, 100000baseCR4_Full ),
110 PHY_SETTING( 100000, FULL, 100000baseKR4_Full ),
111 PHY_SETTING( 100000, FULL, 100000baseLR4_ER4_Full ),
112 PHY_SETTING( 100000, FULL, 100000baseSR4_Full ),
113 PHY_SETTING( 100000, FULL, 100000baseCR2_Full ),
114 PHY_SETTING( 100000, FULL, 100000baseKR2_Full ),
115 PHY_SETTING( 100000, FULL, 100000baseLR2_ER2_FR2_Full ),
116 PHY_SETTING( 100000, FULL, 100000baseDR2_Full ),
117 PHY_SETTING( 100000, FULL, 100000baseSR2_Full ),
118 PHY_SETTING( 100000, FULL, 100000baseCR_Full ),
119 PHY_SETTING( 100000, FULL, 100000baseKR_Full ),
120 PHY_SETTING( 100000, FULL, 100000baseLR_ER_FR_Full ),
121 PHY_SETTING( 100000, FULL, 100000baseDR_Full ),
122 PHY_SETTING( 100000, FULL, 100000baseSR_Full ),
124 PHY_SETTING( 56000, FULL, 56000baseCR4_Full ),
125 PHY_SETTING( 56000, FULL, 56000baseKR4_Full ),
126 PHY_SETTING( 56000, FULL, 56000baseLR4_Full ),
127 PHY_SETTING( 56000, FULL, 56000baseSR4_Full ),
129 PHY_SETTING( 50000, FULL, 50000baseCR2_Full ),
130 PHY_SETTING( 50000, FULL, 50000baseKR2_Full ),
131 PHY_SETTING( 50000, FULL, 50000baseSR2_Full ),
132 PHY_SETTING( 50000, FULL, 50000baseCR_Full ),
133 PHY_SETTING( 50000, FULL, 50000baseKR_Full ),
134 PHY_SETTING( 50000, FULL, 50000baseLR_ER_FR_Full ),
135 PHY_SETTING( 50000, FULL, 50000baseDR_Full ),
136 PHY_SETTING( 50000, FULL, 50000baseSR_Full ),
138 PHY_SETTING( 40000, FULL, 40000baseCR4_Full ),
139 PHY_SETTING( 40000, FULL, 40000baseKR4_Full ),
140 PHY_SETTING( 40000, FULL, 40000baseLR4_Full ),
141 PHY_SETTING( 40000, FULL, 40000baseSR4_Full ),
143 PHY_SETTING( 25000, FULL, 25000baseCR_Full ),
144 PHY_SETTING( 25000, FULL, 25000baseKR_Full ),
145 PHY_SETTING( 25000, FULL, 25000baseSR_Full ),
147 PHY_SETTING( 20000, FULL, 20000baseKR2_Full ),
148 PHY_SETTING( 20000, FULL, 20000baseMLD2_Full ),
150 PHY_SETTING( 10000, FULL, 10000baseCR_Full ),
151 PHY_SETTING( 10000, FULL, 10000baseER_Full ),
152 PHY_SETTING( 10000, FULL, 10000baseKR_Full ),
153 PHY_SETTING( 10000, FULL, 10000baseKX4_Full ),
154 PHY_SETTING( 10000, FULL, 10000baseLR_Full ),
155 PHY_SETTING( 10000, FULL, 10000baseLRM_Full ),
156 PHY_SETTING( 10000, FULL, 10000baseR_FEC ),
157 PHY_SETTING( 10000, FULL, 10000baseSR_Full ),
158 PHY_SETTING( 10000, FULL, 10000baseT_Full ),
160 PHY_SETTING( 5000, FULL, 5000baseT_Full ),
162 PHY_SETTING( 2500, FULL, 2500baseT_Full ),
163 PHY_SETTING( 2500, FULL, 2500baseX_Full ),
165 PHY_SETTING( 1000, FULL, 1000baseKX_Full ),
166 PHY_SETTING( 1000, FULL, 1000baseT_Full ),
168 PHY_SETTING( 1000, FULL, 1000baseT1_Full ),
169 PHY_SETTING( 1000, FULL, 1000baseX_Full ),
171 PHY_SETTING( 100, FULL, 100baseT_Full ),
172 PHY_SETTING( 100, FULL, 100baseT1_Full ),
175 PHY_SETTING( 100, FULL, 100baseFX_Full ),
177 PHY_SETTING( 10, FULL, 10baseT_Full ),
183 * phy_lookup_setting - lookup a PHY setting
206 if (p->bit < __ETHTOOL_LINK_MODE_MASK_NBITS && in phy_lookup_setting()
207 test_bit(p->bit, mask)) { in phy_lookup_setting()
209 if (p->speed == speed && p->duplex == duplex) { in phy_lookup_setting()
214 if (!match && p->speed <= speed) in phy_lookup_setting()
218 if (p->speed < speed) in phy_lookup_setting()
238 if (settings[i].bit < __ETHTOOL_LINK_MODE_MASK_NBITS && in phy_speeds()
239 test_bit(settings[i].bit, mask) && in phy_speeds()
240 (count == 0 || speeds[count - 1] != settings[i].speed)) in phy_speeds()
252 if (p->speed > max_speed) in __set_linkmode_max_speed()
253 linkmode_clear_bit(p->bit, addr); in __set_linkmode_max_speed()
263 return __set_linkmode_max_speed(max_speed, phydev->supported); in __set_phy_supported()
267 * phy_set_max_speed - Set the maximum speed the PHY should support
292 struct device_node *node = phydev->mdio.dev.of_node; in of_set_phy_supported()
301 if (!of_property_read_u32(node, "max-speed", &max_speed)) in of_set_phy_supported()
307 struct device_node *node = phydev->mdio.dev.of_node; in of_set_phy_eee_broken()
316 if (of_property_read_bool(node, "eee-broken-100tx")) in of_set_phy_eee_broken()
318 if (of_property_read_bool(node, "eee-broken-1000t")) in of_set_phy_eee_broken()
320 if (of_property_read_bool(node, "eee-broken-10gt")) in of_set_phy_eee_broken()
322 if (of_property_read_bool(node, "eee-broken-1000kx")) in of_set_phy_eee_broken()
324 if (of_property_read_bool(node, "eee-broken-10gkx4")) in of_set_phy_eee_broken()
326 if (of_property_read_bool(node, "eee-broken-10gkr")) in of_set_phy_eee_broken()
329 phydev->eee_broken_modes = broken; in of_set_phy_eee_broken()
333 * phy_resolve_aneg_pause - Determine pause autoneg results
344 if (phydev->duplex == DUPLEX_FULL) { in phy_resolve_aneg_pause()
345 phydev->pause = linkmode_test_bit(ETHTOOL_LINK_MODE_Pause_BIT, in phy_resolve_aneg_pause()
346 phydev->lp_advertising); in phy_resolve_aneg_pause()
347 phydev->asym_pause = linkmode_test_bit( in phy_resolve_aneg_pause()
349 phydev->lp_advertising); in phy_resolve_aneg_pause()
355 * phy_resolve_aneg_linkmode - resolve the advertisements into PHY settings
359 * speed and duplex. If full duplex was negotiated, extract the pause mode
367 linkmode_and(common, phydev->lp_advertising, phydev->advertising); in phy_resolve_aneg_linkmode()
370 if (test_bit(settings[i].bit, common)) { in phy_resolve_aneg_linkmode()
371 phydev->speed = settings[i].speed; in phy_resolve_aneg_linkmode()
372 phydev->duplex = settings[i].duplex; in phy_resolve_aneg_linkmode()
381 * phy_check_downshift - check whether downshift occurred
387 * read_status callback and sets phydev->speed to the actual link speed.
394 phydev->downshifted_rate = 0; in phy_check_downshift()
396 if (phydev->autoneg == AUTONEG_DISABLE || in phy_check_downshift()
397 phydev->speed == SPEED_UNKNOWN) in phy_check_downshift()
400 linkmode_and(common, phydev->lp_advertising, phydev->advertising); in phy_check_downshift()
403 if (test_bit(settings[i].bit, common)) { in phy_check_downshift()
408 if (speed == SPEED_UNKNOWN || phydev->speed >= speed) in phy_check_downshift()
412 phy_speed_to_str(speed), phy_speed_to_str(phydev->speed)); in phy_check_downshift()
414 phydev->downshifted_rate = 1; in phy_check_downshift()
423 linkmode_and(common, phydev->lp_advertising, phydev->advertising); in phy_resolve_min_speed()
425 while (--i >= 0) { in phy_resolve_min_speed()
426 if (test_bit(settings[i].bit, common)) { in phy_resolve_min_speed()
441 return -EINVAL; in phy_speed_down_core()
443 return __set_linkmode_max_speed(min_common_speed, phydev->advertising); in phy_speed_down_core()
461 * __phy_read_mmd - Convenience function for reading a register
474 return -EINVAL; in __phy_read_mmd()
476 if (phydev->drv && phydev->drv->read_mmd) { in __phy_read_mmd()
477 val = phydev->drv->read_mmd(phydev, devad, regnum); in __phy_read_mmd()
478 } else if (phydev->is_c45) { in __phy_read_mmd()
479 val = __mdiobus_c45_read(phydev->mdio.bus, phydev->mdio.addr, in __phy_read_mmd()
482 struct mii_bus *bus = phydev->mdio.bus; in __phy_read_mmd()
483 int phy_addr = phydev->mdio.addr; in __phy_read_mmd()
495 * phy_read_mmd - Convenience function for reading a register
516 * __phy_write_mmd - Convenience function for writing a register
530 return -EINVAL; in __phy_write_mmd()
532 if (phydev->drv && phydev->drv->write_mmd) { in __phy_write_mmd()
533 ret = phydev->drv->write_mmd(phydev, devad, regnum, val); in __phy_write_mmd()
534 } else if (phydev->is_c45) { in __phy_write_mmd()
535 ret = __mdiobus_c45_write(phydev->mdio.bus, phydev->mdio.addr, in __phy_write_mmd()
538 struct mii_bus *bus = phydev->mdio.bus; in __phy_write_mmd()
539 int phy_addr = phydev->mdio.addr; in __phy_write_mmd()
553 * phy_write_mmd - Convenience function for writing a register
575 * phy_modify_changed - Function for modifying a PHY register
578 * @mask: bit mask of bits to clear
600 * __phy_modify - Convenience function for modifying a PHY register
603 * @mask: bit mask of bits to clear
621 * phy_modify - Convenience function for modifying a given PHY register
624 * @mask: bit mask of bits to clear
644 * __phy_modify_mmd_changed - Function for modifying a register on MMD
648 * @mask: bit mask of bits to clear
676 * phy_modify_mmd_changed - Function for modifying a register on MMD
680 * @mask: bit mask of bits to clear
703 * __phy_modify_mmd - Convenience function for modifying a register on MMD
707 * @mask: bit mask of bits to clear
726 * phy_modify_mmd - Convenience function for modifying a register on MMD
730 * @mask: bit mask of bits to clear
752 …if (WARN_ONCE(!phydev->drv->read_page, "read_page callback not available, PHY driver not loaded?\n… in __phy_read_page()
753 return -EOPNOTSUPP; in __phy_read_page()
755 return phydev->drv->read_page(phydev); in __phy_read_page()
760 …if (WARN_ONCE(!phydev->drv->write_page, "write_page callback not available, PHY driver not loaded?… in __phy_write_page()
761 return -EOPNOTSUPP; in __phy_write_page()
763 return phydev->drv->write_page(phydev, page); in __phy_write_page()
767 * phy_save_page() - take the bus lock and save the current page
782 * phy_select_page() - take the bus lock, save the current page, and set a page
811 * phy_restore_page() - restore the page register and release the bus lock
850 * phy_read_paged() - Convenience function for reading a paged register
870 * phy_write_paged() - Convenience function for writing a paged register
891 * phy_modify_paged_changed() - Function for modifying a paged register
895 * @mask: bit mask of bits to clear
896 * @set: bit mask of bits to set
914 * phy_modify_paged() - Convenience function for modifying a paged register
918 * @mask: bit mask of bits to clear
919 * @set: bit mask of bits to set