Lines Matching +full:enet +full:- +full:phy +full:- +full:lane +full:- +full:swap
1 // SPDX-License-Identifier: GPL-2.0
2 /* Driver for the Texas Instruments DP83869 PHY
12 #include <linux/phy.h>
16 #include <dt-bindings/net/ti-dp83869.h>
69 /* This is the same bit mask as the BMCR so re-use the BMCR default */
157 struct dp83869_private *dp83869 = phydev->priv; in dp83869_read_status()
164 if (linkmode_test_bit(ETHTOOL_LINK_MODE_FIBRE_BIT, phydev->supported)) { in dp83869_read_status()
165 if (phydev->link) { in dp83869_read_status()
166 if (dp83869->mode == DP83869_RGMII_100_BASE) in dp83869_read_status()
167 phydev->speed = SPEED_100; in dp83869_read_status()
169 phydev->speed = SPEED_UNKNOWN; in dp83869_read_status()
170 phydev->duplex = DUPLEX_UNKNOWN; in dp83869_read_status()
191 if (phydev->interrupts == PHY_INTERRUPT_ENABLED) { in dp83869_config_intr()
247 struct net_device *ndev = phydev->attached_dev; in dp83869_set_wol()
260 if (wol->wolopts & (WAKE_MAGIC | WAKE_MAGICSECURE | WAKE_UCAST | in dp83869_set_wol()
265 if (wol->wolopts & WAKE_MAGIC || in dp83869_set_wol()
266 wol->wolopts & WAKE_MAGICSECURE) { in dp83869_set_wol()
267 mac = (u8 *)ndev->dev_addr; in dp83869_set_wol()
270 return -EINVAL; in dp83869_set_wol()
295 if (wol->wolopts & WAKE_MAGICSECURE) { in dp83869_set_wol()
298 (wol->sopass[1] << 8) | wol->sopass[0]); in dp83869_set_wol()
304 (wol->sopass[3] << 8) | wol->sopass[2]); in dp83869_set_wol()
309 (wol->sopass[5] << 8) | wol->sopass[4]); in dp83869_set_wol()
318 if (wol->wolopts & WAKE_UCAST) in dp83869_set_wol()
323 if (wol->wolopts & WAKE_BCAST) in dp83869_set_wol()
344 wol->supported = (WAKE_UCAST | WAKE_BCAST | WAKE_MAGIC | in dp83869_get_wol()
346 wol->wolopts = 0; in dp83869_get_wol()
355 wol->wolopts |= WAKE_UCAST; in dp83869_get_wol()
358 wol->wolopts |= WAKE_BCAST; in dp83869_get_wol()
361 wol->wolopts |= WAKE_MAGIC; in dp83869_get_wol()
371 wol->sopass[0] = (sopass_val & 0xff); in dp83869_get_wol()
372 wol->sopass[1] = (sopass_val >> 8); in dp83869_get_wol()
381 wol->sopass[2] = (sopass_val & 0xff); in dp83869_get_wol()
382 wol->sopass[3] = (sopass_val >> 8); in dp83869_get_wol()
391 wol->sopass[4] = (sopass_val & 0xff); in dp83869_get_wol()
392 wol->sopass[5] = (sopass_val >> 8); in dp83869_get_wol()
394 wol->wolopts |= WAKE_MAGICSECURE; in dp83869_get_wol()
398 wol->wolopts = 0; in dp83869_get_wol()
426 return -EINVAL; in dp83869_get_downshift()
439 return -EINVAL; in dp83869_set_downshift()
461 return -EINVAL; in dp83869_set_downshift()
475 switch (tuna->id) { in dp83869_get_tunable()
479 return -EOPNOTSUPP; in dp83869_get_tunable()
486 switch (tuna->id) { in dp83869_set_tunable()
490 return -EOPNOTSUPP; in dp83869_set_tunable()
496 struct dp83869_private *dp83869 = phydev->priv; in dp83869_config_port_mirroring()
498 if (dp83869->port_mirroring == DP83869_PORT_MIRRORING_EN) in dp83869_config_port_mirroring()
510 struct dp83869_private *dp83869 = phydev->priv; in dp83869_set_strapped_mode()
517 dp83869->mode = val & DP83869_STRAP_OP_MODE_MASK; in dp83869_set_strapped_mode()
529 struct dp83869_private *dp83869 = phydev->priv; in dp83869_of_init()
530 struct device *dev = &phydev->mdio.dev; in dp83869_of_init()
531 struct device_node *of_node = dev->of_node; in dp83869_of_init()
536 return -ENODEV; in dp83869_of_init()
538 dp83869->io_impedance = -EINVAL; in dp83869_of_init()
541 ret = of_property_read_u32(of_node, "ti,clk-output-sel", in dp83869_of_init()
542 &dp83869->clk_output_sel); in dp83869_of_init()
543 if (ret || dp83869->clk_output_sel > DP83869_CLK_O_SEL_REF_CLK) in dp83869_of_init()
544 dp83869->clk_output_sel = DP83869_CLK_O_SEL_REF_CLK; in dp83869_of_init()
546 ret = of_property_read_u32(of_node, "ti,op-mode", &dp83869->mode); in dp83869_of_init()
548 if (dp83869->mode < DP83869_RGMII_COPPER_ETHERNET || in dp83869_of_init()
549 dp83869->mode > DP83869_SGMII_COPPER_ETHERNET) in dp83869_of_init()
550 return -EINVAL; in dp83869_of_init()
557 if (of_property_read_bool(of_node, "ti,max-output-impedance")) in dp83869_of_init()
558 dp83869->io_impedance = DP83869_IO_MUX_CFG_IO_IMPEDANCE_MAX; in dp83869_of_init()
559 else if (of_property_read_bool(of_node, "ti,min-output-impedance")) in dp83869_of_init()
560 dp83869->io_impedance = DP83869_IO_MUX_CFG_IO_IMPEDANCE_MIN; in dp83869_of_init()
562 if (of_property_read_bool(of_node, "enet-phy-lane-swap")) { in dp83869_of_init()
563 dp83869->port_mirroring = DP83869_PORT_MIRRORING_EN; in dp83869_of_init()
565 /* If the lane swap is not in the DT then check the straps */ in dp83869_of_init()
571 dp83869->port_mirroring = DP83869_PORT_MIRRORING_EN; in dp83869_of_init()
573 dp83869->port_mirroring = DP83869_PORT_MIRRORING_DIS; in dp83869_of_init()
578 if (of_property_read_u32(of_node, "rx-fifo-depth", in dp83869_of_init()
579 &dp83869->rx_fifo_depth)) in dp83869_of_init()
580 dp83869->rx_fifo_depth = DP83869_PHYCR_FIFO_DEPTH_4_B_NIB; in dp83869_of_init()
582 if (of_property_read_u32(of_node, "tx-fifo-depth", in dp83869_of_init()
583 &dp83869->tx_fifo_depth)) in dp83869_of_init()
584 dp83869->tx_fifo_depth = DP83869_PHYCR_FIFO_DEPTH_4_B_NIB; in dp83869_of_init()
586 dp83869->rx_int_delay = phy_get_internal_delay(phydev, dev, in dp83869_of_init()
589 if (dp83869->rx_int_delay < 0) in dp83869_of_init()
590 dp83869->rx_int_delay = in dp83869_of_init()
593 dp83869->tx_int_delay = phy_get_internal_delay(phydev, dev, in dp83869_of_init()
596 if (dp83869->tx_int_delay < 0) in dp83869_of_init()
597 dp83869->tx_int_delay = in dp83869_of_init()
620 val |= (dp83869->tx_fifo_depth << DP83869_TX_FIFO_SHIFT); in dp83869_configure_rgmii()
621 val |= (dp83869->rx_fifo_depth << DP83869_RX_FIFO_SHIFT); in dp83869_configure_rgmii()
628 if (dp83869->io_impedance >= 0) in dp83869_configure_rgmii()
632 dp83869->io_impedance & in dp83869_configure_rgmii()
644 /* Only allow advertising what this PHY supports */ in dp83869_configure_fiber()
645 linkmode_and(phydev->advertising, phydev->advertising, in dp83869_configure_fiber()
646 phydev->supported); in dp83869_configure_fiber()
648 linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT, phydev->supported); in dp83869_configure_fiber()
649 linkmode_set_bit(ADVERTISED_FIBRE, phydev->advertising); in dp83869_configure_fiber()
651 if (dp83869->mode == DP83869_RGMII_1000_BASE) { in dp83869_configure_fiber()
653 phydev->supported); in dp83869_configure_fiber()
656 phydev->supported); in dp83869_configure_fiber()
658 phydev->supported); in dp83869_configure_fiber()
665 phydev->autoneg = AUTONEG_DISABLE; in dp83869_configure_fiber()
666 linkmode_clear_bit(ETHTOOL_LINK_MODE_Autoneg_BIT, phydev->supported); in dp83869_configure_fiber()
667 linkmode_clear_bit(ETHTOOL_LINK_MODE_Autoneg_BIT, phydev->advertising); in dp83869_configure_fiber()
677 linkmode_or(phydev->advertising, phydev->advertising, in dp83869_configure_fiber()
678 phydev->supported); in dp83869_configure_fiber()
689 if (dp83869->mode < DP83869_RGMII_COPPER_ETHERNET || in dp83869_configure_mode()
690 dp83869->mode > DP83869_SGMII_COPPER_ETHERNET) in dp83869_configure_mode()
691 return -EINVAL; in dp83869_configure_mode()
697 dp83869->mode); in dp83869_configure_mode()
705 phy_ctrl_val = (dp83869->rx_fifo_depth << DP83869_RX_FIFO_SHIFT | in dp83869_configure_mode()
706 dp83869->tx_fifo_depth << DP83869_TX_FIFO_SHIFT | in dp83869_configure_mode()
709 switch (dp83869->mode) { in dp83869_configure_mode()
775 return -EINVAL; in dp83869_configure_mode()
783 struct dp83869_private *dp83869 = phydev->priv; in dp83869_config_init()
786 /* Force speed optimization for the PHY even if it strapped */ in dp83869_config_init()
803 if (dp83869->port_mirroring != DP83869_PORT_MIRRORING_KEEP) in dp83869_config_init()
807 if (dp83869->clk_output_sel != DP83869_CLK_O_SEL_REF_CLK) in dp83869_config_init()
811 dp83869->clk_output_sel << in dp83869_config_init()
816 dp83869->rx_int_delay | in dp83869_config_init()
817 dp83869->tx_int_delay << DP83869_RGMII_CLK_DELAY_SHIFT); in dp83869_config_init()
825 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) in dp83869_config_init()
829 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID) in dp83869_config_init()
832 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) in dp83869_config_init()
847 dp83869 = devm_kzalloc(&phydev->mdio.dev, sizeof(*dp83869), in dp83869_probe()
850 return -ENOMEM; in dp83869_probe()
852 phydev->priv = dp83869; in dp83869_probe()
858 if (dp83869->mode == DP83869_RGMII_100_BASE || in dp83869_probe()
859 dp83869->mode == DP83869_RGMII_1000_BASE) in dp83869_probe()
860 phydev->port = PORT_FIBRE; in dp83869_probe()
876 * Need to set the registers in the PHY to the right config. in dp83869_phy_reset()
913 MODULE_DESCRIPTION("Texas Instruments DP83869 PHY driver");