Lines Matching +full:queue +full:- +full:rx
1 /* SPDX-License-Identifier: GPL-2.0-only */
4 * Copyright 2005-2006 Fen Systems Ltd.
5 * Copyright 2005-2013 Solarflare Communications Inc.
61 /* Checksum generation is a per-queue option in hardware, so each
62 * queue visible to the networking core is backed by two hardware TX
68 #define EFX_TXQ_TYPE_HIGHPRI 4 /* High-priority (for TC) */
70 /* HIGHPRI is Siena-only, and INNER_CSUM is EF10, so no need for both */
83 /* Size of an RX scatter buffer. Small enough to pack 2 into a 4K page,
86 #define EFX_RX_USR_BUF_SIZE (2048 - 256)
89 * of every buffer. Otherwise, we just need to ensure 4-byte
98 /* Non-standard XDP_PACKET_HEADROOM and tailroom to satisfy XDP_REDIRECT and
111 * struct efx_buffer - A general-purpose DMA buffer
126 * struct efx_special_buffer - DMA buffer entered into buffer table
133 * table entries (and so can be physically non-contiguous, although we
146 * struct efx_tx_buffer - buffer state for a TX descriptor
151 * @option: When @flags & %EFX_TX_BUF_OPTION, an EF10-specific option
156 * This field is zero when the queue slot is empty.
183 * struct efx_tx_queue - An Efx TX queue
196 * @queue: DMA queue number
198 * Is our index within @channel->tx_queue array.
199 * @type: configuration type of this TX queue. A bitmask of %EFX_TXQ_TYPE_* flags.
200 * @tso_version: Version of TSO in use for this queue.
203 * @core_txq: The networking core TX queue structure
206 * %EFX_TX_CB_ORDER into %EFX_TX_CB_SIZE-sized chunks.
209 * @piobuf: PIO buffer region for this TX queue (shared with its partner).
212 * @initialised: Has hardware queue been initialised?
214 * @xdp_tx: Is this an XDP tx queue?
219 * only get the up-to-date value of @write_count if this
220 * variable indicates that the queue is empty. This is to
221 * avoid cache-line ping-pong between the xmit path and the
236 * Filled in iff @efx->type->option_descriptors; only used for PIO.
240 * only get the up-to-date value of read_count if this
241 * variable indicates that the queue is full. This is to
242 * avoid cache-line ping-pong between the xmit path and the
254 * @empty_read_count: If the completion path has seen the queue as empty
256 * @read_count bitwise-added to %EFX_EMPTY_COUNT_VALID; otherwise 0.
261 unsigned int queue; member
311 #define EFX_TX_CB_SIZE (1 << EFX_TX_CB_ORDER) - NET_IP_ALIGN
314 * struct efx_rx_buffer - An Efx RX data buffer
340 * struct efx_rx_page_state - Page-based rx buffer state
343 * Used to facilitate sharing dma mappings between recycled rx buffers
355 * struct efx_rx_queue - An Efx RX queue
357 * @core_index: Index of network core RX queue. Will be >= 0 iff this
358 * is associated with a real RX queue.
363 * @flush_pending: Set when a RX flush is pending. Has the same lifetime as
365 * @added_count: Number of buffers added to the receive queue.
367 * @removed_count: Number of buffers removed from the receive queue.
378 * @page_ptr_mask: The number of pages in the RX recycle ring minus 1.
379 * @max_fill: RX descriptor maximum fill level (<= ring size)
380 * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
382 * @min_fill: RX descriptor minimum non-zero fill level.
385 * @recycle_count: RX buffer recycle counter.
387 * @xdp_rxq_info: XDP specific RX queue information.
432 * struct efx_channel - An Efx channel
434 * A channel comprises an event queue, at least one TX queue, at least
435 * one RX queue, and an associated tasklet for processing the event
436 * queue.
441 * @eventq_init: Event queue initialised flag
443 * @irq: IRQ number (MSI and MSI-X only)
449 * @eventq: Event queue buffer
450 * @eventq_mask: Event queue pointer mask
451 * @eventq_read_ptr: Event queue read pointer
466 * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
467 * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
471 * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
472 * @n_rx_nodesc_trunc: Number of RX packets truncated and then dropped due to
474 * @n_rx_merge_events: Number of RX merged completion events
475 * @n_rx_merge_packets: Number of RX packets completed by merged events
476 * @n_rx_xdp_drops: Count of RX packets intentionally dropped due to XDP
477 * @n_rx_xdp_bad_drops: Count of RX packets dropped due to XDP errors
478 * @n_rx_xdp_tx: Count of RX packets retransmitted due to XDP
479 * @n_rx_xdp_redirect: Count of RX packets redirected to a different NIC by XDP
484 * @rx_list: list of SKBs from current RX, awaiting processing
485 * @rx_queue: RX queue for this channel
558 * struct efx_msi_context - Context for each MSI
573 * struct efx_channel_type - distinguishes traffic and extra channels
584 * @keep_eventq: Flag for whether event queue should be kept initialised
613 STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode)
627 #define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)
639 /* Pseudo bit-mask flow control field */
645 * struct efx_link_state - Current state of the link
647 * @fd: Link is full-duplex
661 return left->up == right->up && left->fd == right->fd && in efx_link_state_equal()
662 left->fc == right->fc && left->speed == right->speed; in efx_link_state_equal()
666 * enum efx_phy_mode - PHY operating mode flags
687 * struct efx_hw_stat_desc - Description of a hardware statistic
690 * @dma_width: Width in bits (0 for non-DMA statistics)
691 * @offset: Offset within stats (ignored for non-DMA statistics)
702 /* Number of (single-bit) entries in a multicast filter hash */
716 * struct efx_rss_context - A user-defined RSS context for filtering
722 * @rx_hash_udp_4tuple: UDP 4-tuple hashing enabled
739 #define EFX_ARFS_FILTER_ID_PENDING -1
740 #define EFX_ARFS_FILTER_ID_ERROR -2
741 #define EFX_ARFS_FILTER_ID_REMOVING -3
743 * struct efx_arfs_rule - record of an ARFS filter and its IDs
745 * @spec: details of the filter (used as key for hash table). Use efx->type to
766 * struct efx_async_filter_insertion - Request to asynchronously insert a filter
771 * @flow_id: Identifies the kernel-side flow for which this request was made
786 EFX_XDP_TX_QUEUES_DEDICATED, /* one queue per core, locking not needed */
787 EFX_XDP_TX_QUEUES_SHARED, /* each queue used by more than 1 core */
792 * struct efx_nic - an Efx NIC
810 * @vi_stride: step between per-VI registers / memory regions
814 * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
816 * @irq_rx_mod_step_us: Step size for IRQ moderation for RX event queues
817 * @irq_rx_moderation_us: IRQ moderation time for RX event queues
822 * @rx_queue: RX DMA queues
825 * @extra_channel_types: Types of extra (non-traffic) channels that
832 * @txq_stop_thresh: TX queue fill level at or above which we stop it.
833 * @txq_wake_thresh: TX queue fill level at or below which we wake it.
834 * @tx_dc_base: Base qword address in SRAM of TX queue descriptor caches
835 * @rx_dc_base: Base qword address in SRAM of RX queue descriptor caches
839 * @n_rx_channels: Number of channels used for RX (= number of RX queues)
846 * @rx_ip_align: RX DMA address offset to have IP header aligned in
848 * @rx_dma_len: Current maximum RX DMA length
849 * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
850 * @rx_buffer_truesize: Amortised allocation size of an RX buffer,
852 * @rx_prefix_size: Size of RX prefix before packet data
853 * @rx_packet_hash_offset: Offset of RX flow hash from start of packet data
855 * @rx_packet_len_offset: Offset of RX packet length from start of packet data
858 * (valid only if channel->sync_timestamps_enabled; always negative)
867 * @irq_soft_enabled: Are IRQs soft-enabled? If not, IRQ handler will
870 * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0
871 * @irq_level: IRQ level/index for IRQs not triggered by an event queue
872 * @selftest_work: Work item for asynchronous self-test
875 * @mcdi: Management-Controller-to-Driver Interface state
890 * @phy_data: PHY private data (including PHY-specific stats)
899 * @unicast_filter: Flag for Falcon-arch simple unicast filter.
901 * @multicast_hash: Multicast hash table for Falcon-arch.
904 * @fc_disable: When non-zero flow control is disabled. Typically used to
905 * ensure that network back pressure doesn't delay dma queue flushes.
910 * @loopback_selftest: Offline self-test private state
913 * @filter_state: Architecture-dependent filter table state
915 * @rps_slot_map: bitmap of in-flight entries in @rps_slot
921 * @active_queues: Count of RX and TX queues that haven't been flushed and drained.
924 * @rxq_flush_outstanding: Count of number of RX flushes started but not yet
927 * @flush_wq: wait queue used by efx_nic_flush_queues() to wait for flush completions.
934 * @xdp_rxq_info_failed: Have any of the rx queues failed to initialise their
946 * @n_rx_noskb_drops: Count of RX packets dropped due to failure to allocate an skb
1133 return efx->net_dev->reg_state == NETREG_REGISTERED; in efx_dev_registered()
1138 return efx->port_num; in efx_port_num()
1156 * struct efx_nic_type - Efx device type definition
1173 * @fini_dmaq: Flush and finalise DMA queues (RX and TX queues)
1203 * The SDU length may be any value from 0 up to the protocol-
1213 * @irq_enable_master: Enable IRQs on the NIC. Each event queue must
1216 * @irq_disable_non_ev: Disable non-event IRQs on the NIC. Each event
1217 * queue must be separately disabled before this.
1222 * @tx_probe: Allocate resources for TX queue (and select TXQ type)
1223 * @tx_init: Initialise TX queue on the NIC
1224 * @tx_remove: Free resources for TX queue
1226 * @tx_enqueue: Add an SKB to TX queue
1233 * @rx_probe: Allocate resources for RX queue
1234 * @rx_init: Initialise RX queue on the NIC
1235 * @rx_remove: Free resources for RX queue
1236 * @rx_write: Write RX descriptors and doorbell
1238 * @rx_packet: Receive the queued RX buffer on a channel
1239 * @rx_buf_hash_valid: Determine whether the RX prefix contains a valid hash
1240 * @ev_probe: Allocate resources for event queue
1241 * @ev_init: Initialise event queue on the NIC
1242 * @ev_fini: Deinitialise event queue on the NIC
1243 * @ev_remove: Free resources for event queue
1244 * @ev_process: Process events for a queue, up to the given NAPI quota
1245 * @ev_read_ack: Acknowledge read events on a queue, rearming its IRQ
1250 * @filter_update_rx_scatter: Update filters after change to rx scatter setting
1254 * @filter_clear_rx: Remove all RX filters whose priority is less than or
1258 * @filter_get_rx_ids: Get list of RX filters at a given priority
1268 * @mtd_sync: Wait for write-back to complete on MTD partition. This
1272 * @ptp_set_ts_sync_events: Enable or disable sync events for inline RX
1279 * @tso_versions: Returns mask of firmware-assisted TSO versions supported.
1283 * @print_additional_fwver: Dump NIC-specific additional FW version info
1287 * @rxd_ptr_tbl_base: RX descriptor ring base address
1289 * @evq_ptr_tbl_base: Event queue pointer table base address
1290 * @evq_rptr_tbl_base: Event queue read-pointer table base address
1292 * @rx_prefix_size: Size of RX prefix before packet data
1293 * @rx_hash_offset: Offset of RX flow hash within prefix
1295 * @rx_buffer_padding: Size of padding at end of RX packet
1496 EFX_WARN_ON_ONCE_PARANOID(index >= efx->n_channels); in efx_get_channel()
1497 return efx->channel[index]; in efx_get_channel()
1502 for (_channel = (_efx)->channel[0]; \
1504 _channel = (_channel->channel + 1 < (_efx)->n_channels) ? \
1505 (_efx)->channel[_channel->channel + 1] : NULL)
1509 for (_channel = (_efx)->channel[(_efx)->n_channels - 1]; \
1511 _channel = _channel->channel ? \
1512 (_efx)->channel[_channel->channel - 1] : NULL)
1517 EFX_WARN_ON_ONCE_PARANOID(index >= efx->n_tx_channels); in efx_get_tx_channel()
1518 return efx->channel[efx->tx_channel_offset + index]; in efx_get_tx_channel()
1524 EFX_WARN_ON_ONCE_PARANOID(index >= efx->n_xdp_channels); in efx_get_xdp_channel()
1525 return efx->channel[efx->xdp_channel_offset + index]; in efx_get_xdp_channel()
1530 return channel->channel - channel->efx->xdp_channel_offset < in efx_channel_is_xdp_tx()
1531 channel->efx->n_xdp_channels; in efx_channel_is_xdp_tx()
1542 return channel->efx->xdp_tx_per_channel; in efx_channel_num_tx_queues()
1543 return channel->efx->tx_queues_per_channel; in efx_channel_num_tx_queues()
1550 return channel->tx_queue_by_type[type]; in efx_channel_get_tx_queue()
1566 for (_tx_queue = (_channel)->tx_queue; \
1567 _tx_queue < (_channel)->tx_queue + \
1573 return channel->rx_queue.core_index >= 0; in efx_channel_has_rx_queue()
1580 return &channel->rx_queue; in efx_channel_get_rx_queue()
1583 /* Iterate over all RX queues belonging to a channel */
1588 for (_rx_queue = &(_channel)->rx_queue; \
1600 return efx_rx_queue_channel(rx_queue)->channel; in efx_rx_queue_index()
1603 /* Returns a pointer to the specified receive buffer in the RX
1604 * descriptor queue.
1609 return &rx_queue->buffer[index]; in efx_rx_buffer()
1615 if (unlikely(rx_buf == efx_rx_buffer(rx_queue, rx_queue->ptr_mask))) in efx_rx_buf_next()
1622 * EFX_MAX_FRAME_LEN - calculate maximum frame length
1630 * The 10G MAC requires 8-byte alignment on the frame
1633 * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
1644 return skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP; in efx_xmit_with_hwtstamp()
1648 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS; in efx_xmit_hwtstamp_pending()
1660 tx_queue->insert_count - tx_queue->read_count); in efx_channel_tx_fill_level()
1674 tx_queue->insert_count - tx_queue->old_read_count); in efx_channel_tx_old_fill_level()
1686 const struct net_device *net_dev = efx->net_dev; in efx_supported_features()
1688 return net_dev->features | net_dev->hw_features; in efx_supported_features()
1691 /* Get the current TX queue insert index. */
1695 return tx_queue->insert_count & tx_queue->ptr_mask; in efx_tx_queue_get_insert_index()
1702 return &tx_queue->buffer[efx_tx_queue_get_insert_index(tx_queue)]; in __efx_tx_queue_get_insert_buffer()
1712 EFX_WARN_ON_ONCE_PARANOID(buffer->len); in efx_tx_queue_get_insert_buffer()
1713 EFX_WARN_ON_ONCE_PARANOID(buffer->flags); in efx_tx_queue_get_insert_buffer()
1714 EFX_WARN_ON_ONCE_PARANOID(buffer->unmap_len); in efx_tx_queue_get_insert_buffer()