Lines Matching full:tcs
25 u8 tcs = adapter->hw_tcs; in ixgbe_cache_ring_dcb_sriov() local
28 if (tcs <= 1) in ixgbe_cache_ring_dcb_sriov()
39 if ((reg_idx & ~vmdq->mask) >= tcs) { in ixgbe_cache_ring_dcb_sriov()
50 if ((reg_idx & ~vmdq->mask) >= tcs) in ixgbe_cache_ring_dcb_sriov()
61 if (fcoe->offset < tcs) in ixgbe_cache_ring_dcb_sriov()
112 * TCs : TC0/1 TC2/3 TC4-7 in ixgbe_get_first_reg_idx()
125 * TCs : TC0 TC1 TC2/3 in ixgbe_get_first_reg_idx()
330 u8 tcs = adapter->hw_tcs; in ixgbe_set_dcb_sriov_queues() local
333 if (tcs <= 1) in ixgbe_set_dcb_sriov_queues()
341 vmdq_i = min_t(u16, vmdq_i, MAX_TX_QUEUES / tcs); in ixgbe_set_dcb_sriov_queues()
347 if (tcs > 4) { in ixgbe_set_dcb_sriov_queues()
379 adapter->num_rx_queues_per_pool = tcs; in ixgbe_set_dcb_sriov_queues()
381 adapter->num_tx_queues = vmdq_i * tcs; in ixgbe_set_dcb_sriov_queues()
383 adapter->num_rx_queues = vmdq_i * tcs; in ixgbe_set_dcb_sriov_queues()
397 fcoe->offset = vmdq_i * tcs; in ixgbe_set_dcb_sriov_queues()
402 } else if (tcs > 1) { in ixgbe_set_dcb_sriov_queues()
416 for (i = 0; i < tcs; i++) in ixgbe_set_dcb_sriov_queues()
427 int tcs; in ixgbe_set_dcb_queues() local
430 tcs = adapter->hw_tcs; in ixgbe_set_dcb_queues()
433 if (tcs <= 1) in ixgbe_set_dcb_queues()
437 rss_i = dev->num_tx_queues / tcs; in ixgbe_set_dcb_queues()
442 } else if (tcs > 4) { in ixgbe_set_dcb_queues()
458 /* disable ATR as it is not supported when multiple TCs are enabled */ in ixgbe_set_dcb_queues()
476 for (i = 0; i < tcs; i++) in ixgbe_set_dcb_queues()
479 adapter->num_tx_queues = rss_i * tcs; in ixgbe_set_dcb_queues()
481 adapter->num_rx_queues = rss_i * tcs; in ixgbe_set_dcb_queues()
841 u8 tcs = adapter->hw_tcs; in ixgbe_alloc_q_vector() local
846 if ((tcs <= 1) && !(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)) { in ixgbe_alloc_q_vector()
1184 e_dev_warn("Number of DCB TCs exceeds number of available queues. Disabling DCB support.\n"); in ixgbe_set_interrupt_capability()