Lines Matching refs:davinci_nand_readl
70 static inline unsigned int davinci_nand_readl(struct davinci_nand_info *info, in davinci_nand_readl() function
92 return davinci_nand_readl(info, NANDF1ECC_OFFSET in nand_davinci_readecc_1bit()
110 nandcfr = davinci_nand_readl(info, NANDFCR_OFFSET); in nand_davinci_hwctl_1bit()
187 davinci_nand_readl(info, NAND_4BIT_ECC1_OFFSET); in nand_davinci_hwctl_4bit()
192 val = davinci_nand_readl(info, NANDFCR_OFFSET); in nand_davinci_hwctl_4bit()
208 code[0] = davinci_nand_readl(info, NAND_4BIT_ECC1_OFFSET) & mask; in nand_davinci_readecc_4bit()
209 code[1] = davinci_nand_readl(info, NAND_4BIT_ECC2_OFFSET) & mask; in nand_davinci_readecc_4bit()
210 code[2] = davinci_nand_readl(info, NAND_4BIT_ECC3_OFFSET) & mask; in nand_davinci_readecc_4bit()
211 code[3] = davinci_nand_readl(info, NAND_4BIT_ECC4_OFFSET) & mask; in nand_davinci_readecc_4bit()
228 davinci_nand_readl(info, NAND_4BIT_ECC1_OFFSET); in nand_davinci_calculate_4bit()
287 davinci_nand_readl(info, NANDFSR_OFFSET); in nand_davinci_correct_4bit()
296 davinci_nand_readl(info, NAND_ERR_ADD1_OFFSET); in nand_davinci_correct_4bit()
303 davinci_nand_readl(info, NANDFCR_OFFSET) | BIT(13)); in nand_davinci_correct_4bit()
316 ecc_state = (davinci_nand_readl(info, in nand_davinci_correct_4bit()
322 u32 fsr = davinci_nand_readl(info, NANDFSR_OFFSET); in nand_davinci_correct_4bit()
326 davinci_nand_readl(info, NAND_ERR_ERRVAL1_OFFSET); in nand_davinci_correct_4bit()
329 davinci_nand_readl(info, NAND_ERR_ERRVAL1_OFFSET); in nand_davinci_correct_4bit()
347 error_address = davinci_nand_readl(info, in nand_davinci_correct_4bit()
349 error_value = davinci_nand_readl(info, in nand_davinci_correct_4bit()
352 error_address = davinci_nand_readl(info, in nand_davinci_correct_4bit()
354 error_value = davinci_nand_readl(info, in nand_davinci_correct_4bit()
860 val = davinci_nand_readl(info, NANDFCR_OFFSET); in nand_davinci_probe()
883 val = davinci_nand_readl(info, NRCSR_OFFSET); in nand_davinci_probe()