Lines Matching +full:tuning +full:- +full:step

1 // SPDX-License-Identifier: GPL-2.0+
7 * Version: v0.9.0 (2019-08-08)
16 #include "sdhci-pci.h"
208 /* reset the tuning flow after reinit and before starting tuning */ in gli_set_9750()
245 /* enable tuning parameters control */ in gli_set_9750()
251 /* write tuning parameters */ in gli_set_9750()
254 /* disable tuning parameters control */ in gli_set_9750()
302 if (!host->tuning_done) { in __sdhci_execute_tuning_9750()
315 if (!host->tuning_done) { in __sdhci_execute_tuning_9750()
316 pr_info("%s: Tuning timeout, falling back to fixed sampling clock\n", in __sdhci_execute_tuning_9750()
317 mmc_hostname(host->mmc)); in __sdhci_execute_tuning_9750()
318 return -ETIMEDOUT; in __sdhci_execute_tuning_9750()
321 pr_info("%s: Tuning failed, falling back to fixed sampling clock\n", in __sdhci_execute_tuning_9750()
322 mmc_hostname(host->mmc)); in __sdhci_execute_tuning_9750()
325 return -EAGAIN; in __sdhci_execute_tuning_9750()
330 host->mmc->retune_period = 0; in gl9750_execute_tuning()
331 if (host->tuning_mode == SDHCI_TUNING_MODE_1) in gl9750_execute_tuning()
332 host->mmc->retune_period = host->tuning_count; in gl9750_execute_tuning()
335 host->tuning_err = __sdhci_execute_tuning_9750(host, opcode); in gl9750_execute_tuning()
371 static void gl9750_set_ssc(struct sdhci_host *host, u8 enable, u8 step, u16 ppm) in gl9750_set_ssc() argument
382 pll |= FIELD_PREP(SDHCI_GLI_9750_PLLSSC_STEP, step) | in gl9750_set_ssc()
399 struct mmc_ios *ios = &host->mmc->ios; in sdhci_gl9750_set_clock()
402 host->mmc->actual_clock = 0; in sdhci_gl9750_set_clock()
410 clk = sdhci_calc_clk(host, clock, &host->mmc->actual_clock); in sdhci_gl9750_set_clock()
411 if (clock == 200000000 && ios->timing == MMC_TIMING_UHS_SDR104) { in sdhci_gl9750_set_clock()
412 host->mmc->actual_clock = 205000000; in sdhci_gl9750_set_clock()
439 ret = pci_alloc_irq_vectors(slot->chip->pdev, 1, 1, in gli_pcie_enable_msi()
443 mmc_hostname(slot->host->mmc), ret); in gli_pcie_enable_msi()
447 slot->host->irq = pci_irq_vector(slot->chip->pdev, 0); in gli_pcie_enable_msi()
514 static void gl9755_set_ssc(struct pci_dev *pdev, u8 enable, u8 step, u16 ppm) in gl9755_set_ssc() argument
525 pll |= FIELD_PREP(PCI_GLI_9755_PLLSSC_STEP, step) | in gl9755_set_ssc()
543 struct mmc_ios *ios = &host->mmc->ios; in sdhci_gl9755_set_clock()
547 pdev = slot->chip->pdev; in sdhci_gl9755_set_clock()
548 host->mmc->actual_clock = 0; in sdhci_gl9755_set_clock()
556 clk = sdhci_calc_clk(host, clock, &host->mmc->actual_clock); in sdhci_gl9755_set_clock()
557 if (clock == 200000000 && ios->timing == MMC_TIMING_UHS_SDR104) { in sdhci_gl9755_set_clock()
558 host->mmc->actual_clock = 205000000; in sdhci_gl9755_set_clock()
567 struct pci_dev *pdev = slot->chip->pdev; in gl9755_hw_setting()
594 struct sdhci_host *host = slot->host; in gli_probe_slot_gl9750()
598 slot->host->mmc->caps2 |= MMC_CAP2_NO_SDIO; in gli_probe_slot_gl9750()
606 struct sdhci_host *host = slot->host; in gli_probe_slot_gl9755()
610 slot->host->mmc->caps2 |= MMC_CAP2_NO_SDIO; in gli_probe_slot_gl9755()
626 * step (12). in sdhci_gli_voltage_switch()
649 value = readl(host->ioaddr + reg); in sdhci_gl9750_readl()
659 struct sdhci_pci_slot *slot = chip->slots[0]; in sdhci_pci_gli_resume()
661 pci_free_irq_vectors(slot->chip->pdev); in sdhci_pci_gli_resume()
669 struct sdhci_pci_slot *slot = chip->slots[0]; in sdhci_cqhci_gli_resume()
676 return cqhci_resume(slot->host->mmc); in sdhci_cqhci_gli_resume()
681 struct sdhci_pci_slot *slot = chip->slots[0]; in sdhci_cqhci_gli_suspend()
684 ret = cqhci_suspend(slot->host->mmc); in sdhci_cqhci_gli_suspend()
688 return sdhci_suspend_host(slot->host); in sdhci_cqhci_gli_suspend()
699 if (ios->enhanced_strobe) in gl9763e_hs400_enhanced_strobe()
733 struct cqhci_host *cq_host = mmc->cqe_private; in sdhci_gl9763e_cqe_pre_enable()
757 cqhci_irq(host->mmc, intmask, cmd_error, data_error); in sdhci_gl9763e_cqhci_irq()
765 struct cqhci_host *cq_host = mmc->cqe_private; in sdhci_gl9763e_cqe_post_disable()
784 struct device *dev = &slot->chip->pdev->dev; in gl9763e_add_host()
785 struct sdhci_host *host = slot->host; in gl9763e_add_host()
796 ret = -ENOMEM; in gl9763e_add_host()
800 cq_host->mmio = host->ioaddr + SDHCI_GLI_9763E_CQE_BASE_ADDR; in gl9763e_add_host()
801 cq_host->ops = &sdhci_gl9763e_cqhci_ops; in gl9763e_add_host()
803 dma64 = host->flags & SDHCI_USE_64_BIT_DMA; in gl9763e_add_host()
805 cq_host->caps |= CQHCI_TASK_DESC_SZ_128; in gl9763e_add_host()
807 ret = cqhci_init(cq_host, host->mmc, dma64); in gl9763e_add_host()
824 if ((host->mmc->caps2 & MMC_CAP2_CQE) && (mask & SDHCI_RESET_ALL) && in sdhci_gl9763e_reset()
825 host->mmc->cqe_private) in sdhci_gl9763e_reset()
826 cqhci_deactivate(host->mmc); in sdhci_gl9763e_reset()
832 struct pci_dev *pdev = slot->chip->pdev; in gli_set_gl9763e()
867 struct pci_dev *pdev = slot->chip->pdev; in gli_probe_slot_gl9763e()
868 struct sdhci_host *host = slot->host; in gli_probe_slot_gl9763e()
871 host->mmc->caps |= MMC_CAP_8_BIT_DATA | in gli_probe_slot_gl9763e()
874 host->mmc->caps2 |= MMC_CAP2_HS200_1_8V_SDR | in gli_probe_slot_gl9763e()
883 host->mmc->caps2 |= MMC_CAP2_CQE | MMC_CAP2_CQE_DCMD; in gli_probe_slot_gl9763e()
886 host->mmc_host_ops.hs400_enhanced_strobe = in gli_probe_slot_gl9763e()