Lines Matching refs:uint32_t

121 static inline uint32_t MDP4_VERSION_MINOR(uint32_t val)  in MDP4_VERSION_MINOR()
127 static inline uint32_t MDP4_VERSION_MAJOR(uint32_t val) in MDP4_VERSION_MAJOR()
149 static inline uint32_t MDP4_DISP_INTF_SEL_PRIM(enum mdp4_intf val) in MDP4_DISP_INTF_SEL_PRIM()
155 static inline uint32_t MDP4_DISP_INTF_SEL_SEC(enum mdp4_intf val) in MDP4_DISP_INTF_SEL_SEC()
161 static inline uint32_t MDP4_DISP_INTF_SEL_EXT(enum mdp4_intf val) in MDP4_DISP_INTF_SEL_EXT()
191 static inline uint32_t MDP4_LAYERMIXER2_IN_CFG_PIPE0(enum mdp_mixer_stage_id val) in MDP4_LAYERMIXER2_IN_CFG_PIPE0()
198 static inline uint32_t MDP4_LAYERMIXER2_IN_CFG_PIPE1(enum mdp_mixer_stage_id val) in MDP4_LAYERMIXER2_IN_CFG_PIPE1()
205 static inline uint32_t MDP4_LAYERMIXER2_IN_CFG_PIPE2(enum mdp_mixer_stage_id val) in MDP4_LAYERMIXER2_IN_CFG_PIPE2()
212 static inline uint32_t MDP4_LAYERMIXER2_IN_CFG_PIPE3(enum mdp_mixer_stage_id val) in MDP4_LAYERMIXER2_IN_CFG_PIPE3()
219 static inline uint32_t MDP4_LAYERMIXER2_IN_CFG_PIPE4(enum mdp_mixer_stage_id val) in MDP4_LAYERMIXER2_IN_CFG_PIPE4()
226 static inline uint32_t MDP4_LAYERMIXER2_IN_CFG_PIPE5(enum mdp_mixer_stage_id val) in MDP4_LAYERMIXER2_IN_CFG_PIPE5()
233 static inline uint32_t MDP4_LAYERMIXER2_IN_CFG_PIPE6(enum mdp_mixer_stage_id val) in MDP4_LAYERMIXER2_IN_CFG_PIPE6()
240 static inline uint32_t MDP4_LAYERMIXER2_IN_CFG_PIPE7(enum mdp_mixer_stage_id val) in MDP4_LAYERMIXER2_IN_CFG_PIPE7()
251 static inline uint32_t MDP4_LAYERMIXER_IN_CFG_PIPE0(enum mdp_mixer_stage_id val) in MDP4_LAYERMIXER_IN_CFG_PIPE0()
258 static inline uint32_t MDP4_LAYERMIXER_IN_CFG_PIPE1(enum mdp_mixer_stage_id val) in MDP4_LAYERMIXER_IN_CFG_PIPE1()
265 static inline uint32_t MDP4_LAYERMIXER_IN_CFG_PIPE2(enum mdp_mixer_stage_id val) in MDP4_LAYERMIXER_IN_CFG_PIPE2()
272 static inline uint32_t MDP4_LAYERMIXER_IN_CFG_PIPE3(enum mdp_mixer_stage_id val) in MDP4_LAYERMIXER_IN_CFG_PIPE3()
279 static inline uint32_t MDP4_LAYERMIXER_IN_CFG_PIPE4(enum mdp_mixer_stage_id val) in MDP4_LAYERMIXER_IN_CFG_PIPE4()
286 static inline uint32_t MDP4_LAYERMIXER_IN_CFG_PIPE5(enum mdp_mixer_stage_id val) in MDP4_LAYERMIXER_IN_CFG_PIPE5()
293 static inline uint32_t MDP4_LAYERMIXER_IN_CFG_PIPE6(enum mdp_mixer_stage_id val) in MDP4_LAYERMIXER_IN_CFG_PIPE6()
300 static inline uint32_t MDP4_LAYERMIXER_IN_CFG_PIPE7(enum mdp_mixer_stage_id val) in MDP4_LAYERMIXER_IN_CFG_PIPE7()
318 static inline uint32_t __offset_OVLP(uint32_t idx) in __offset_OVLP()
327 static inline uint32_t REG_MDP4_OVLP(uint32_t i0) { return 0x00000000 + __offset_OVLP(i0); } in REG_MDP4_OVLP()
329 static inline uint32_t REG_MDP4_OVLP_CFG(uint32_t i0) { return 0x00000004 + __offset_OVLP(i0); } in REG_MDP4_OVLP_CFG()
331 static inline uint32_t REG_MDP4_OVLP_SIZE(uint32_t i0) { return 0x00000008 + __offset_OVLP(i0); } in REG_MDP4_OVLP_SIZE()
334 static inline uint32_t MDP4_OVLP_SIZE_HEIGHT(uint32_t val) in MDP4_OVLP_SIZE_HEIGHT()
340 static inline uint32_t MDP4_OVLP_SIZE_WIDTH(uint32_t val) in MDP4_OVLP_SIZE_WIDTH()
345 static inline uint32_t REG_MDP4_OVLP_BASE(uint32_t i0) { return 0x0000000c + __offset_OVLP(i0); } in REG_MDP4_OVLP_BASE()
347 static inline uint32_t REG_MDP4_OVLP_STRIDE(uint32_t i0) { return 0x00000010 + __offset_OVLP(i0); } in REG_MDP4_OVLP_STRIDE()
349 static inline uint32_t REG_MDP4_OVLP_OPMODE(uint32_t i0) { return 0x00000014 + __offset_OVLP(i0); } in REG_MDP4_OVLP_OPMODE()
351 static inline uint32_t __offset_STAGE(uint32_t idx) in __offset_STAGE()
361 static inline uint32_t REG_MDP4_OVLP_STAGE(uint32_t i0, uint32_t i1) { return 0x00000000 + __offset… in REG_MDP4_OVLP_STAGE()
363 static inline uint32_t REG_MDP4_OVLP_STAGE_OP(uint32_t i0, uint32_t i1) { return 0x00000000 + __off… in REG_MDP4_OVLP_STAGE_OP()
366 static inline uint32_t MDP4_OVLP_STAGE_OP_FG_ALPHA(enum mdp_alpha_type val) in MDP4_OVLP_STAGE_OP_FG_ALPHA()
374 static inline uint32_t MDP4_OVLP_STAGE_OP_BG_ALPHA(enum mdp_alpha_type val) in MDP4_OVLP_STAGE_OP_BG_ALPHA()
383 static inline uint32_t REG_MDP4_OVLP_STAGE_FG_ALPHA(uint32_t i0, uint32_t i1) { return 0x00000004 +… in REG_MDP4_OVLP_STAGE_FG_ALPHA()
385 static inline uint32_t REG_MDP4_OVLP_STAGE_BG_ALPHA(uint32_t i0, uint32_t i1) { return 0x00000008 +… in REG_MDP4_OVLP_STAGE_BG_ALPHA()
387 static inline uint32_t REG_MDP4_OVLP_STAGE_TRANSP_LOW0(uint32_t i0, uint32_t i1) { return 0x0000000… in REG_MDP4_OVLP_STAGE_TRANSP_LOW0()
389 static inline uint32_t REG_MDP4_OVLP_STAGE_TRANSP_LOW1(uint32_t i0, uint32_t i1) { return 0x0000001… in REG_MDP4_OVLP_STAGE_TRANSP_LOW1()
391 static inline uint32_t REG_MDP4_OVLP_STAGE_TRANSP_HIGH0(uint32_t i0, uint32_t i1) { return 0x000000… in REG_MDP4_OVLP_STAGE_TRANSP_HIGH0()
393 static inline uint32_t REG_MDP4_OVLP_STAGE_TRANSP_HIGH1(uint32_t i0, uint32_t i1) { return 0x000000… in REG_MDP4_OVLP_STAGE_TRANSP_HIGH1()
395 static inline uint32_t __offset_STAGE_CO3(uint32_t idx) in __offset_STAGE_CO3()
405 static inline uint32_t REG_MDP4_OVLP_STAGE_CO3(uint32_t i0, uint32_t i1) { return 0x00000000 + __of… in REG_MDP4_OVLP_STAGE_CO3()
407 static inline uint32_t REG_MDP4_OVLP_STAGE_CO3_SEL(uint32_t i0, uint32_t i1) { return 0x00000000 + … in REG_MDP4_OVLP_STAGE_CO3_SEL()
410 static inline uint32_t REG_MDP4_OVLP_TRANSP_LOW0(uint32_t i0) { return 0x00000180 + __offset_OVLP(i… in REG_MDP4_OVLP_TRANSP_LOW0()
412 static inline uint32_t REG_MDP4_OVLP_TRANSP_LOW1(uint32_t i0) { return 0x00000184 + __offset_OVLP(i… in REG_MDP4_OVLP_TRANSP_LOW1()
414 static inline uint32_t REG_MDP4_OVLP_TRANSP_HIGH0(uint32_t i0) { return 0x00000188 + __offset_OVLP(… in REG_MDP4_OVLP_TRANSP_HIGH0()
416 static inline uint32_t REG_MDP4_OVLP_TRANSP_HIGH1(uint32_t i0) { return 0x0000018c + __offset_OVLP(… in REG_MDP4_OVLP_TRANSP_HIGH1()
418 static inline uint32_t REG_MDP4_OVLP_CSC_CONFIG(uint32_t i0) { return 0x00000200 + __offset_OVLP(i0… in REG_MDP4_OVLP_CSC_CONFIG()
420 static inline uint32_t REG_MDP4_OVLP_CSC(uint32_t i0) { return 0x00002000 + __offset_OVLP(i0); } in REG_MDP4_OVLP_CSC()
423 static inline uint32_t REG_MDP4_OVLP_CSC_MV(uint32_t i0, uint32_t i1) { return 0x00002400 + __offse… in REG_MDP4_OVLP_CSC_MV()
425 static inline uint32_t REG_MDP4_OVLP_CSC_MV_VAL(uint32_t i0, uint32_t i1) { return 0x00002400 + __o… in REG_MDP4_OVLP_CSC_MV_VAL()
427 static inline uint32_t REG_MDP4_OVLP_CSC_PRE_BV(uint32_t i0, uint32_t i1) { return 0x00002500 + __o… in REG_MDP4_OVLP_CSC_PRE_BV()
429 static inline uint32_t REG_MDP4_OVLP_CSC_PRE_BV_VAL(uint32_t i0, uint32_t i1) { return 0x00002500 +… in REG_MDP4_OVLP_CSC_PRE_BV_VAL()
431 static inline uint32_t REG_MDP4_OVLP_CSC_POST_BV(uint32_t i0, uint32_t i1) { return 0x00002580 + __… in REG_MDP4_OVLP_CSC_POST_BV()
433 static inline uint32_t REG_MDP4_OVLP_CSC_POST_BV_VAL(uint32_t i0, uint32_t i1) { return 0x00002580 … in REG_MDP4_OVLP_CSC_POST_BV_VAL()
435 static inline uint32_t REG_MDP4_OVLP_CSC_PRE_LV(uint32_t i0, uint32_t i1) { return 0x00002600 + __o… in REG_MDP4_OVLP_CSC_PRE_LV()
437 static inline uint32_t REG_MDP4_OVLP_CSC_PRE_LV_VAL(uint32_t i0, uint32_t i1) { return 0x00002600 +… in REG_MDP4_OVLP_CSC_PRE_LV_VAL()
439 static inline uint32_t REG_MDP4_OVLP_CSC_POST_LV(uint32_t i0, uint32_t i1) { return 0x00002680 + __… in REG_MDP4_OVLP_CSC_POST_LV()
441 static inline uint32_t REG_MDP4_OVLP_CSC_POST_LV_VAL(uint32_t i0, uint32_t i1) { return 0x00002680 … in REG_MDP4_OVLP_CSC_POST_LV_VAL()
445 static inline uint32_t REG_MDP4_LUTN(uint32_t i0) { return 0x00094800 + 0x400*i0; } in REG_MDP4_LUTN()
447 static inline uint32_t REG_MDP4_LUTN_LUT(uint32_t i0, uint32_t i1) { return 0x00094800 + 0x400*i0 +… in REG_MDP4_LUTN_LUT()
449 static inline uint32_t REG_MDP4_LUTN_LUT_VAL(uint32_t i0, uint32_t i1) { return 0x00094800 + 0x400*… in REG_MDP4_LUTN_LUT_VAL()
453 static inline uint32_t REG_MDP4_DMA_E_QUANT(uint32_t i0) { return 0x000b0070 + 0x4*i0; } in REG_MDP4_DMA_E_QUANT()
455 static inline uint32_t __offset_DMA(enum mdp4_dma idx) in __offset_DMA()
464 static inline uint32_t REG_MDP4_DMA(enum mdp4_dma i0) { return 0x00000000 + __offset_DMA(i0); } in REG_MDP4_DMA()
466 static inline uint32_t REG_MDP4_DMA_CONFIG(enum mdp4_dma i0) { return 0x00000000 + __offset_DMA(i0)… in REG_MDP4_DMA_CONFIG()
469 static inline uint32_t MDP4_DMA_CONFIG_G_BPC(enum mdp_bpc val) in MDP4_DMA_CONFIG_G_BPC()
475 static inline uint32_t MDP4_DMA_CONFIG_B_BPC(enum mdp_bpc val) in MDP4_DMA_CONFIG_B_BPC()
481 static inline uint32_t MDP4_DMA_CONFIG_R_BPC(enum mdp_bpc val) in MDP4_DMA_CONFIG_R_BPC()
488 static inline uint32_t MDP4_DMA_CONFIG_PACK(uint32_t val) in MDP4_DMA_CONFIG_PACK()
495 static inline uint32_t REG_MDP4_DMA_SRC_SIZE(enum mdp4_dma i0) { return 0x00000004 + __offset_DMA(i… in REG_MDP4_DMA_SRC_SIZE()
498 static inline uint32_t MDP4_DMA_SRC_SIZE_HEIGHT(uint32_t val) in MDP4_DMA_SRC_SIZE_HEIGHT()
504 static inline uint32_t MDP4_DMA_SRC_SIZE_WIDTH(uint32_t val) in MDP4_DMA_SRC_SIZE_WIDTH()
509 static inline uint32_t REG_MDP4_DMA_SRC_BASE(enum mdp4_dma i0) { return 0x00000008 + __offset_DMA(i… in REG_MDP4_DMA_SRC_BASE()
511 static inline uint32_t REG_MDP4_DMA_SRC_STRIDE(enum mdp4_dma i0) { return 0x0000000c + __offset_DMA… in REG_MDP4_DMA_SRC_STRIDE()
513 static inline uint32_t REG_MDP4_DMA_DST_SIZE(enum mdp4_dma i0) { return 0x00000010 + __offset_DMA(i… in REG_MDP4_DMA_DST_SIZE()
516 static inline uint32_t MDP4_DMA_DST_SIZE_HEIGHT(uint32_t val) in MDP4_DMA_DST_SIZE_HEIGHT()
522 static inline uint32_t MDP4_DMA_DST_SIZE_WIDTH(uint32_t val) in MDP4_DMA_DST_SIZE_WIDTH()
527 static inline uint32_t REG_MDP4_DMA_CURSOR_SIZE(enum mdp4_dma i0) { return 0x00000044 + __offset_DM… in REG_MDP4_DMA_CURSOR_SIZE()
530 static inline uint32_t MDP4_DMA_CURSOR_SIZE_WIDTH(uint32_t val) in MDP4_DMA_CURSOR_SIZE_WIDTH()
536 static inline uint32_t MDP4_DMA_CURSOR_SIZE_HEIGHT(uint32_t val) in MDP4_DMA_CURSOR_SIZE_HEIGHT()
541 static inline uint32_t REG_MDP4_DMA_CURSOR_BASE(enum mdp4_dma i0) { return 0x00000048 + __offset_DM… in REG_MDP4_DMA_CURSOR_BASE()
543 static inline uint32_t REG_MDP4_DMA_CURSOR_POS(enum mdp4_dma i0) { return 0x0000004c + __offset_DMA… in REG_MDP4_DMA_CURSOR_POS()
546 static inline uint32_t MDP4_DMA_CURSOR_POS_X(uint32_t val) in MDP4_DMA_CURSOR_POS_X()
552 static inline uint32_t MDP4_DMA_CURSOR_POS_Y(uint32_t val) in MDP4_DMA_CURSOR_POS_Y()
557 static inline uint32_t REG_MDP4_DMA_CURSOR_BLEND_CONFIG(enum mdp4_dma i0) { return 0x00000060 + __o… in REG_MDP4_DMA_CURSOR_BLEND_CONFIG()
561 static inline uint32_t MDP4_DMA_CURSOR_BLEND_CONFIG_FORMAT(enum mdp4_cursor_format val) in MDP4_DMA_CURSOR_BLEND_CONFIG_FORMAT()
567 static inline uint32_t REG_MDP4_DMA_CURSOR_BLEND_PARAM(enum mdp4_dma i0) { return 0x00000064 + __of… in REG_MDP4_DMA_CURSOR_BLEND_PARAM()
569 static inline uint32_t REG_MDP4_DMA_BLEND_TRANS_LOW(enum mdp4_dma i0) { return 0x00000068 + __offse… in REG_MDP4_DMA_BLEND_TRANS_LOW()
571 static inline uint32_t REG_MDP4_DMA_BLEND_TRANS_HIGH(enum mdp4_dma i0) { return 0x0000006c + __offs… in REG_MDP4_DMA_BLEND_TRANS_HIGH()
573 static inline uint32_t REG_MDP4_DMA_FETCH_CONFIG(enum mdp4_dma i0) { return 0x00001004 + __offset_D… in REG_MDP4_DMA_FETCH_CONFIG()
575 static inline uint32_t REG_MDP4_DMA_CSC(enum mdp4_dma i0) { return 0x00003000 + __offset_DMA(i0); } in REG_MDP4_DMA_CSC()
578 static inline uint32_t REG_MDP4_DMA_CSC_MV(enum mdp4_dma i0, uint32_t i1) { return 0x00003400 + __o… in REG_MDP4_DMA_CSC_MV()
580 static inline uint32_t REG_MDP4_DMA_CSC_MV_VAL(enum mdp4_dma i0, uint32_t i1) { return 0x00003400 +… in REG_MDP4_DMA_CSC_MV_VAL()
582 static inline uint32_t REG_MDP4_DMA_CSC_PRE_BV(enum mdp4_dma i0, uint32_t i1) { return 0x00003500 +… in REG_MDP4_DMA_CSC_PRE_BV()
584 static inline uint32_t REG_MDP4_DMA_CSC_PRE_BV_VAL(enum mdp4_dma i0, uint32_t i1) { return 0x000035… in REG_MDP4_DMA_CSC_PRE_BV_VAL()
586 static inline uint32_t REG_MDP4_DMA_CSC_POST_BV(enum mdp4_dma i0, uint32_t i1) { return 0x00003580 … in REG_MDP4_DMA_CSC_POST_BV()
588 static inline uint32_t REG_MDP4_DMA_CSC_POST_BV_VAL(enum mdp4_dma i0, uint32_t i1) { return 0x00003… in REG_MDP4_DMA_CSC_POST_BV_VAL()
590 static inline uint32_t REG_MDP4_DMA_CSC_PRE_LV(enum mdp4_dma i0, uint32_t i1) { return 0x00003600 +… in REG_MDP4_DMA_CSC_PRE_LV()
592 static inline uint32_t REG_MDP4_DMA_CSC_PRE_LV_VAL(enum mdp4_dma i0, uint32_t i1) { return 0x000036… in REG_MDP4_DMA_CSC_PRE_LV_VAL()
594 static inline uint32_t REG_MDP4_DMA_CSC_POST_LV(enum mdp4_dma i0, uint32_t i1) { return 0x00003680 … in REG_MDP4_DMA_CSC_POST_LV()
596 static inline uint32_t REG_MDP4_DMA_CSC_POST_LV_VAL(enum mdp4_dma i0, uint32_t i1) { return 0x00003… in REG_MDP4_DMA_CSC_POST_LV_VAL()
598 static inline uint32_t REG_MDP4_PIPE(enum mdp4_pipe i0) { return 0x00020000 + 0x10000*i0; } in REG_MDP4_PIPE()
600 static inline uint32_t REG_MDP4_PIPE_SRC_SIZE(enum mdp4_pipe i0) { return 0x00020000 + 0x10000*i0; } in REG_MDP4_PIPE_SRC_SIZE()
603 static inline uint32_t MDP4_PIPE_SRC_SIZE_HEIGHT(uint32_t val) in MDP4_PIPE_SRC_SIZE_HEIGHT()
609 static inline uint32_t MDP4_PIPE_SRC_SIZE_WIDTH(uint32_t val) in MDP4_PIPE_SRC_SIZE_WIDTH()
614 static inline uint32_t REG_MDP4_PIPE_SRC_XY(enum mdp4_pipe i0) { return 0x00020004 + 0x10000*i0; } in REG_MDP4_PIPE_SRC_XY()
617 static inline uint32_t MDP4_PIPE_SRC_XY_Y(uint32_t val) in MDP4_PIPE_SRC_XY_Y()
623 static inline uint32_t MDP4_PIPE_SRC_XY_X(uint32_t val) in MDP4_PIPE_SRC_XY_X()
628 static inline uint32_t REG_MDP4_PIPE_DST_SIZE(enum mdp4_pipe i0) { return 0x00020008 + 0x10000*i0; } in REG_MDP4_PIPE_DST_SIZE()
631 static inline uint32_t MDP4_PIPE_DST_SIZE_HEIGHT(uint32_t val) in MDP4_PIPE_DST_SIZE_HEIGHT()
637 static inline uint32_t MDP4_PIPE_DST_SIZE_WIDTH(uint32_t val) in MDP4_PIPE_DST_SIZE_WIDTH()
642 static inline uint32_t REG_MDP4_PIPE_DST_XY(enum mdp4_pipe i0) { return 0x0002000c + 0x10000*i0; } in REG_MDP4_PIPE_DST_XY()
645 static inline uint32_t MDP4_PIPE_DST_XY_Y(uint32_t val) in MDP4_PIPE_DST_XY_Y()
651 static inline uint32_t MDP4_PIPE_DST_XY_X(uint32_t val) in MDP4_PIPE_DST_XY_X()
656 static inline uint32_t REG_MDP4_PIPE_SRCP0_BASE(enum mdp4_pipe i0) { return 0x00020010 + 0x10000*i0… in REG_MDP4_PIPE_SRCP0_BASE()
658 static inline uint32_t REG_MDP4_PIPE_SRCP1_BASE(enum mdp4_pipe i0) { return 0x00020014 + 0x10000*i0… in REG_MDP4_PIPE_SRCP1_BASE()
660 static inline uint32_t REG_MDP4_PIPE_SRCP2_BASE(enum mdp4_pipe i0) { return 0x00020018 + 0x10000*i0… in REG_MDP4_PIPE_SRCP2_BASE()
662 static inline uint32_t REG_MDP4_PIPE_SRCP3_BASE(enum mdp4_pipe i0) { return 0x0002001c + 0x10000*i0… in REG_MDP4_PIPE_SRCP3_BASE()
664 static inline uint32_t REG_MDP4_PIPE_SRC_STRIDE_A(enum mdp4_pipe i0) { return 0x00020040 + 0x10000*… in REG_MDP4_PIPE_SRC_STRIDE_A()
667 static inline uint32_t MDP4_PIPE_SRC_STRIDE_A_P0(uint32_t val) in MDP4_PIPE_SRC_STRIDE_A_P0()
673 static inline uint32_t MDP4_PIPE_SRC_STRIDE_A_P1(uint32_t val) in MDP4_PIPE_SRC_STRIDE_A_P1()
678 static inline uint32_t REG_MDP4_PIPE_SRC_STRIDE_B(enum mdp4_pipe i0) { return 0x00020044 + 0x10000*… in REG_MDP4_PIPE_SRC_STRIDE_B()
681 static inline uint32_t MDP4_PIPE_SRC_STRIDE_B_P2(uint32_t val) in MDP4_PIPE_SRC_STRIDE_B_P2()
687 static inline uint32_t MDP4_PIPE_SRC_STRIDE_B_P3(uint32_t val) in MDP4_PIPE_SRC_STRIDE_B_P3()
692 static inline uint32_t REG_MDP4_PIPE_SSTILE_FRAME_SIZE(enum mdp4_pipe i0) { return 0x00020048 + 0x1… in REG_MDP4_PIPE_SSTILE_FRAME_SIZE()
695 static inline uint32_t MDP4_PIPE_SSTILE_FRAME_SIZE_HEIGHT(uint32_t val) in MDP4_PIPE_SSTILE_FRAME_SIZE_HEIGHT()
701 static inline uint32_t MDP4_PIPE_SSTILE_FRAME_SIZE_WIDTH(uint32_t val) in MDP4_PIPE_SSTILE_FRAME_SIZE_WIDTH()
706 static inline uint32_t REG_MDP4_PIPE_SRC_FORMAT(enum mdp4_pipe i0) { return 0x00020050 + 0x10000*i0… in REG_MDP4_PIPE_SRC_FORMAT()
709 static inline uint32_t MDP4_PIPE_SRC_FORMAT_G_BPC(enum mdp_bpc val) in MDP4_PIPE_SRC_FORMAT_G_BPC()
715 static inline uint32_t MDP4_PIPE_SRC_FORMAT_B_BPC(enum mdp_bpc val) in MDP4_PIPE_SRC_FORMAT_B_BPC()
721 static inline uint32_t MDP4_PIPE_SRC_FORMAT_R_BPC(enum mdp_bpc val) in MDP4_PIPE_SRC_FORMAT_R_BPC()
727 static inline uint32_t MDP4_PIPE_SRC_FORMAT_A_BPC(enum mdp_bpc_alpha val) in MDP4_PIPE_SRC_FORMAT_A_BPC()
734 static inline uint32_t MDP4_PIPE_SRC_FORMAT_CPP(uint32_t val) in MDP4_PIPE_SRC_FORMAT_CPP()
741 static inline uint32_t MDP4_PIPE_SRC_FORMAT_UNPACK_COUNT(uint32_t val) in MDP4_PIPE_SRC_FORMAT_UNPACK_COUNT()
749 static inline uint32_t MDP4_PIPE_SRC_FORMAT_FETCH_PLANES(uint32_t val) in MDP4_PIPE_SRC_FORMAT_FETCH_PLANES()
756 static inline uint32_t MDP4_PIPE_SRC_FORMAT_CHROMA_SAMP(enum mdp_chroma_samp_type val) in MDP4_PIPE_SRC_FORMAT_CHROMA_SAMP()
762 static inline uint32_t MDP4_PIPE_SRC_FORMAT_FRAME_FORMAT(enum mdp4_frame_format val) in MDP4_PIPE_SRC_FORMAT_FRAME_FORMAT()
767 static inline uint32_t REG_MDP4_PIPE_SRC_UNPACK(enum mdp4_pipe i0) { return 0x00020054 + 0x10000*i0… in REG_MDP4_PIPE_SRC_UNPACK()
770 static inline uint32_t MDP4_PIPE_SRC_UNPACK_ELEM0(uint32_t val) in MDP4_PIPE_SRC_UNPACK_ELEM0()
776 static inline uint32_t MDP4_PIPE_SRC_UNPACK_ELEM1(uint32_t val) in MDP4_PIPE_SRC_UNPACK_ELEM1()
782 static inline uint32_t MDP4_PIPE_SRC_UNPACK_ELEM2(uint32_t val) in MDP4_PIPE_SRC_UNPACK_ELEM2()
788 static inline uint32_t MDP4_PIPE_SRC_UNPACK_ELEM3(uint32_t val) in MDP4_PIPE_SRC_UNPACK_ELEM3()
793 static inline uint32_t REG_MDP4_PIPE_OP_MODE(enum mdp4_pipe i0) { return 0x00020058 + 0x10000*i0; } in REG_MDP4_PIPE_OP_MODE()
798 static inline uint32_t MDP4_PIPE_OP_MODE_SCALEX_UNIT_SEL(enum mdp4_scale_unit val) in MDP4_PIPE_OP_MODE_SCALEX_UNIT_SEL()
804 static inline uint32_t MDP4_PIPE_OP_MODE_SCALEY_UNIT_SEL(enum mdp4_scale_unit val) in MDP4_PIPE_OP_MODE_SCALEY_UNIT_SEL()
818 static inline uint32_t REG_MDP4_PIPE_PHASEX_STEP(enum mdp4_pipe i0) { return 0x0002005c + 0x10000*i… in REG_MDP4_PIPE_PHASEX_STEP()
820 static inline uint32_t REG_MDP4_PIPE_PHASEY_STEP(enum mdp4_pipe i0) { return 0x00020060 + 0x10000*i… in REG_MDP4_PIPE_PHASEY_STEP()
822 static inline uint32_t REG_MDP4_PIPE_FETCH_CONFIG(enum mdp4_pipe i0) { return 0x00021004 + 0x10000*… in REG_MDP4_PIPE_FETCH_CONFIG()
824 static inline uint32_t REG_MDP4_PIPE_SOLID_COLOR(enum mdp4_pipe i0) { return 0x00021008 + 0x10000*i… in REG_MDP4_PIPE_SOLID_COLOR()
826 static inline uint32_t REG_MDP4_PIPE_CSC(enum mdp4_pipe i0) { return 0x00024000 + 0x10000*i0; } in REG_MDP4_PIPE_CSC()
829 static inline uint32_t REG_MDP4_PIPE_CSC_MV(enum mdp4_pipe i0, uint32_t i1) { return 0x00024400 + 0… in REG_MDP4_PIPE_CSC_MV()
831 static inline uint32_t REG_MDP4_PIPE_CSC_MV_VAL(enum mdp4_pipe i0, uint32_t i1) { return 0x00024400… in REG_MDP4_PIPE_CSC_MV_VAL()
833 static inline uint32_t REG_MDP4_PIPE_CSC_PRE_BV(enum mdp4_pipe i0, uint32_t i1) { return 0x00024500… in REG_MDP4_PIPE_CSC_PRE_BV()
835 static inline uint32_t REG_MDP4_PIPE_CSC_PRE_BV_VAL(enum mdp4_pipe i0, uint32_t i1) { return 0x0002… in REG_MDP4_PIPE_CSC_PRE_BV_VAL()
837 static inline uint32_t REG_MDP4_PIPE_CSC_POST_BV(enum mdp4_pipe i0, uint32_t i1) { return 0x0002458… in REG_MDP4_PIPE_CSC_POST_BV()
839 static inline uint32_t REG_MDP4_PIPE_CSC_POST_BV_VAL(enum mdp4_pipe i0, uint32_t i1) { return 0x000… in REG_MDP4_PIPE_CSC_POST_BV_VAL()
841 static inline uint32_t REG_MDP4_PIPE_CSC_PRE_LV(enum mdp4_pipe i0, uint32_t i1) { return 0x00024600… in REG_MDP4_PIPE_CSC_PRE_LV()
843 static inline uint32_t REG_MDP4_PIPE_CSC_PRE_LV_VAL(enum mdp4_pipe i0, uint32_t i1) { return 0x0002… in REG_MDP4_PIPE_CSC_PRE_LV_VAL()
845 static inline uint32_t REG_MDP4_PIPE_CSC_POST_LV(enum mdp4_pipe i0, uint32_t i1) { return 0x0002468… in REG_MDP4_PIPE_CSC_POST_LV()
847 static inline uint32_t REG_MDP4_PIPE_CSC_POST_LV_VAL(enum mdp4_pipe i0, uint32_t i1) { return 0x000… in REG_MDP4_PIPE_CSC_POST_LV_VAL()
856 static inline uint32_t MDP4_LCDC_HSYNC_CTRL_PULSEW(uint32_t val) in MDP4_LCDC_HSYNC_CTRL_PULSEW()
862 static inline uint32_t MDP4_LCDC_HSYNC_CTRL_PERIOD(uint32_t val) in MDP4_LCDC_HSYNC_CTRL_PERIOD()
874 static inline uint32_t MDP4_LCDC_DISPLAY_HCTRL_START(uint32_t val) in MDP4_LCDC_DISPLAY_HCTRL_START()
880 static inline uint32_t MDP4_LCDC_DISPLAY_HCTRL_END(uint32_t val) in MDP4_LCDC_DISPLAY_HCTRL_END()
892 static inline uint32_t MDP4_LCDC_ACTIVE_HCTL_START(uint32_t val) in MDP4_LCDC_ACTIVE_HCTL_START()
898 static inline uint32_t MDP4_LCDC_ACTIVE_HCTL_END(uint32_t val) in MDP4_LCDC_ACTIVE_HCTL_END()
913 static inline uint32_t MDP4_LCDC_UNDERFLOW_CLR_COLOR(uint32_t val) in MDP4_LCDC_UNDERFLOW_CLR_COLOR()
946 static inline uint32_t REG_MDP4_LCDC_LVDS_MUX_CTL(uint32_t i0) { return 0x000c2014 + 0x8*i0; } in REG_MDP4_LCDC_LVDS_MUX_CTL()
948 static inline uint32_t REG_MDP4_LCDC_LVDS_MUX_CTL_3_TO_0(uint32_t i0) { return 0x000c2014 + 0x8*i0;… in REG_MDP4_LCDC_LVDS_MUX_CTL_3_TO_0()
951 static inline uint32_t MDP4_LCDC_LVDS_MUX_CTL_3_TO_0_BIT0(uint32_t val) in MDP4_LCDC_LVDS_MUX_CTL_3_TO_0_BIT0()
957 static inline uint32_t MDP4_LCDC_LVDS_MUX_CTL_3_TO_0_BIT1(uint32_t val) in MDP4_LCDC_LVDS_MUX_CTL_3_TO_0_BIT1()
963 static inline uint32_t MDP4_LCDC_LVDS_MUX_CTL_3_TO_0_BIT2(uint32_t val) in MDP4_LCDC_LVDS_MUX_CTL_3_TO_0_BIT2()
969 static inline uint32_t MDP4_LCDC_LVDS_MUX_CTL_3_TO_0_BIT3(uint32_t val) in MDP4_LCDC_LVDS_MUX_CTL_3_TO_0_BIT3()
974 static inline uint32_t REG_MDP4_LCDC_LVDS_MUX_CTL_6_TO_4(uint32_t i0) { return 0x000c2018 + 0x8*i0;… in REG_MDP4_LCDC_LVDS_MUX_CTL_6_TO_4()
977 static inline uint32_t MDP4_LCDC_LVDS_MUX_CTL_6_TO_4_BIT4(uint32_t val) in MDP4_LCDC_LVDS_MUX_CTL_6_TO_4_BIT4()
983 static inline uint32_t MDP4_LCDC_LVDS_MUX_CTL_6_TO_4_BIT5(uint32_t val) in MDP4_LCDC_LVDS_MUX_CTL_6_TO_4_BIT5()
989 static inline uint32_t MDP4_LCDC_LVDS_MUX_CTL_6_TO_4_BIT6(uint32_t val) in MDP4_LCDC_LVDS_MUX_CTL_6_TO_4_BIT6()
1030 static inline uint32_t MDP4_DTV_HSYNC_CTRL_PULSEW(uint32_t val) in MDP4_DTV_HSYNC_CTRL_PULSEW()
1036 static inline uint32_t MDP4_DTV_HSYNC_CTRL_PERIOD(uint32_t val) in MDP4_DTV_HSYNC_CTRL_PERIOD()
1048 static inline uint32_t MDP4_DTV_DISPLAY_HCTRL_START(uint32_t val) in MDP4_DTV_DISPLAY_HCTRL_START()
1054 static inline uint32_t MDP4_DTV_DISPLAY_HCTRL_END(uint32_t val) in MDP4_DTV_DISPLAY_HCTRL_END()
1066 static inline uint32_t MDP4_DTV_ACTIVE_HCTL_START(uint32_t val) in MDP4_DTV_ACTIVE_HCTL_START()
1072 static inline uint32_t MDP4_DTV_ACTIVE_HCTL_END(uint32_t val) in MDP4_DTV_ACTIVE_HCTL_END()
1087 static inline uint32_t MDP4_DTV_UNDERFLOW_CLR_COLOR(uint32_t val) in MDP4_DTV_UNDERFLOW_CLR_COLOR()
1109 static inline uint32_t MDP4_DSI_HSYNC_CTRL_PULSEW(uint32_t val) in MDP4_DSI_HSYNC_CTRL_PULSEW()
1115 static inline uint32_t MDP4_DSI_HSYNC_CTRL_PERIOD(uint32_t val) in MDP4_DSI_HSYNC_CTRL_PERIOD()
1127 static inline uint32_t MDP4_DSI_DISPLAY_HCTRL_START(uint32_t val) in MDP4_DSI_DISPLAY_HCTRL_START()
1133 static inline uint32_t MDP4_DSI_DISPLAY_HCTRL_END(uint32_t val) in MDP4_DSI_DISPLAY_HCTRL_END()
1145 static inline uint32_t MDP4_DSI_ACTIVE_HCTL_START(uint32_t val) in MDP4_DSI_ACTIVE_HCTL_START()
1151 static inline uint32_t MDP4_DSI_ACTIVE_HCTL_END(uint32_t val) in MDP4_DSI_ACTIVE_HCTL_END()
1166 static inline uint32_t MDP4_DSI_UNDERFLOW_CLR_COLOR(uint32_t val) in MDP4_DSI_UNDERFLOW_CLR_COLOR()