Lines Matching +full:0 +full:x10100
44 ast_io_write8(ast, AST_IO_VGA_ENABLE_PORT, 0x01); in ast_enable_vga()
45 ast_io_write8(ast, AST_IO_MISC_PORT_WRITE, 0x01); in ast_enable_vga()
52 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa1, 0x06); in ast_enable_mmio()
63 return !!(ch & 0x01); in ast_is_vga_enabled()
66 static const u8 extreginfo[] = { 0x0f, 0x04, 0x1c, 0xff };
67 static const u8 extreginfo_ast2300a0[] = { 0x0f, 0x04, 0x1c, 0xff };
68 static const u8 extreginfo_ast2300[] = { 0x0f, 0x04, 0x1f, 0xff };
79 for (i = 0x81; i <= 0x9f; i++) in ast_set_def_ext_reg()
80 ast_set_index_reg(ast, AST_IO_CRTC_PORT, i, 0x00); in ast_set_def_ext_reg()
84 if (pdev->revision >= 0x20) in ast_set_def_ext_reg()
91 index = 0xa0; in ast_set_def_ext_reg()
92 while (*ext_reg_info != 0xff) { in ast_set_def_ext_reg()
93 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, index, 0x00, *ext_reg_info); in ast_set_def_ext_reg()
99 /* ast_set_index_reg-mask(ast, AST_IO_CRTC_PORT, 0xa1, 0xff, 0x3); */ in ast_set_def_ext_reg()
102 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x8c, 0x00, 0x01); in ast_set_def_ext_reg()
103 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0x00, 0x00); in ast_set_def_ext_reg()
106 reg = 0x04; in ast_set_def_ext_reg()
109 reg |= 0x20; in ast_set_def_ext_reg()
110 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb6, 0xff, reg); in ast_set_def_ext_reg()
117 ast_write32(ast, 0xf004, r & 0xffff0000); in ast_mindwm()
118 ast_write32(ast, 0xf000, 0x1); in ast_mindwm()
121 data = ast_read32(ast, 0xf004) & 0xffff0000; in ast_mindwm()
122 } while (data != (r & 0xffff0000)); in ast_mindwm()
123 return ast_read32(ast, 0x10000 + (r & 0x0000ffff)); in ast_mindwm()
129 ast_write32(ast, 0xf004, r & 0xffff0000); in ast_moutdwm()
130 ast_write32(ast, 0xf000, 0x1); in ast_moutdwm()
132 data = ast_read32(ast, 0xf004) & 0xffff0000; in ast_moutdwm()
133 } while (data != (r & 0xffff0000)); in ast_moutdwm()
134 ast_write32(ast, 0x10000 + (r & 0x0000ffff), v); in ast_moutdwm()
149 0xFF00FF00,
150 0xCC33CC33,
151 0xAA55AA55,
152 0xFFFE0001,
153 0x683501FE,
154 0x0F1929B0,
155 0x2D0B4346,
156 0x60767F02,
157 0x6FBE36A6,
158 0x3A253035,
159 0x3019686D,
160 0x41C6167E,
161 0x620152BF,
162 0x20F050E0
169 ast_moutdwm(ast, 0x1e6e0070, 0x00000000); in mmctestburst2_ast2150()
170 ast_moutdwm(ast, 0x1e6e0070, 0x00000001 | (datagen << 3)); in mmctestburst2_ast2150()
171 timeout = 0; in mmctestburst2_ast2150()
173 data = ast_mindwm(ast, 0x1e6e0070) & 0x40; in mmctestburst2_ast2150()
175 ast_moutdwm(ast, 0x1e6e0070, 0x00000000); in mmctestburst2_ast2150()
176 return 0xffffffff; in mmctestburst2_ast2150()
179 ast_moutdwm(ast, 0x1e6e0070, 0x00000000); in mmctestburst2_ast2150()
180 ast_moutdwm(ast, 0x1e6e0070, 0x00000003 | (datagen << 3)); in mmctestburst2_ast2150()
181 timeout = 0; in mmctestburst2_ast2150()
183 data = ast_mindwm(ast, 0x1e6e0070) & 0x40; in mmctestburst2_ast2150()
185 ast_moutdwm(ast, 0x1e6e0070, 0x00000000); in mmctestburst2_ast2150()
186 return 0xffffffff; in mmctestburst2_ast2150()
189 data = (ast_mindwm(ast, 0x1e6e0070) & 0x80) >> 7; in mmctestburst2_ast2150()
190 ast_moutdwm(ast, 0x1e6e0070, 0x00000000); in mmctestburst2_ast2150()
194 #if 0 /* unused in DDX driver - here for completeness */
199 ast_moutdwm(ast, 0x1e6e0070, 0x00000000);
200 ast_moutdwm(ast, 0x1e6e0070, 0x00000005 | (datagen << 3));
201 timeout = 0;
203 data = ast_mindwm(ast, 0x1e6e0070) & 0x40;
205 ast_moutdwm(ast, 0x1e6e0070, 0x00000000);
206 return 0xffffffff;
209 data = (ast_mindwm(ast, 0x1e6e0070) & 0x80) >> 7;
210 ast_moutdwm(ast, 0x1e6e0070, 0x00000000);
219 for (i = 0; i < 8; i++) in cbrtest_ast2150()
221 return 0; in cbrtest_ast2150()
229 for (patcnt = 0; patcnt < CBR_PATNUM_AST2150; patcnt++) { in cbrscan_ast2150()
230 ast_moutdwm(ast, 0x1e6e007c, pattern_AST2150[patcnt]); in cbrscan_ast2150()
231 for (loop = 0; loop < CBR_PASSNUM_AST2150; loop++) { in cbrscan_ast2150()
236 return 0; in cbrscan_ast2150()
247 dll_min[0] = dll_min[1] = dll_min[2] = dll_min[3] = 0xff; in cbrdlli_ast2150()
248 dll_max[0] = dll_max[1] = dll_max[2] = dll_max[3] = 0x0; in cbrdlli_ast2150()
249 passcnt = 0; in cbrdlli_ast2150()
251 for (dlli = 0; dlli < 100; dlli++) { in cbrdlli_ast2150()
252 ast_moutdwm(ast, 0x1e6e0068, dlli | (dlli << 8) | (dlli << 16) | (dlli << 24)); in cbrdlli_ast2150()
254 if (data != 0) { in cbrdlli_ast2150()
255 if (data & 0x1) { in cbrdlli_ast2150()
256 if (dll_min[0] > dlli) in cbrdlli_ast2150()
257 dll_min[0] = dlli; in cbrdlli_ast2150()
258 if (dll_max[0] < dlli) in cbrdlli_ast2150()
259 dll_max[0] = dlli; in cbrdlli_ast2150()
265 if (dll_max[0] == 0 || (dll_max[0]-dll_min[0]) < CBR_THRESHOLD_AST2150) in cbrdlli_ast2150()
268 dlli = dll_min[0] + (((dll_max[0] - dll_min[0]) * 7) >> 4); in cbrdlli_ast2150()
269 ast_moutdwm(ast, 0x1e6e0068, dlli | (dlli << 8) | (dlli << 16) | (dlli << 24)); in cbrdlli_ast2150()
281 j = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xd0, 0xff); in ast_init_dram_reg()
283 if ((j & 0x80) == 0) { /* VGA only */ in ast_init_dram_reg()
286 ast_write32(ast, 0xf004, 0x1e6e0000); in ast_init_dram_reg()
287 ast_write32(ast, 0xf000, 0x1); in ast_init_dram_reg()
288 ast_write32(ast, 0x10100, 0xa8); in ast_init_dram_reg()
292 } while (ast_read32(ast, 0x10100) != 0xa8); in ast_init_dram_reg()
299 ast_write32(ast, 0xf004, 0x1e6e0000); in ast_init_dram_reg()
300 ast_write32(ast, 0xf000, 0x1); in ast_init_dram_reg()
301 ast_write32(ast, 0x12000, 0x1688A8A8); in ast_init_dram_reg()
304 } while (ast_read32(ast, 0x12000) != 0x01); in ast_init_dram_reg()
306 ast_write32(ast, 0x10000, 0xfc600309); in ast_init_dram_reg()
309 } while (ast_read32(ast, 0x10000) != 0x01); in ast_init_dram_reg()
312 while (dram_reg_info->index != 0xffff) { in ast_init_dram_reg()
313 if (dram_reg_info->index == 0xff00) {/* delay fn */ in ast_init_dram_reg()
314 for (i = 0; i < 15; i++) in ast_init_dram_reg()
316 } else if (dram_reg_info->index == 0x4 && ast->chip != AST2000) { in ast_init_dram_reg()
319 data = 0x00000d89; in ast_init_dram_reg()
321 data = 0x00000c8d; in ast_init_dram_reg()
323 temp = ast_read32(ast, 0x12070); in ast_init_dram_reg()
324 temp &= 0xc; in ast_init_dram_reg()
326 ast_write32(ast, 0x10000 + dram_reg_info->index, data | temp); in ast_init_dram_reg()
328 ast_write32(ast, 0x10000 + dram_reg_info->index, dram_reg_info->data); in ast_init_dram_reg()
333 data = ast_read32(ast, 0x10120); in ast_init_dram_reg()
334 if (data == 0x5061) { /* 266Mhz */ in ast_init_dram_reg()
335 data = ast_read32(ast, 0x10004); in ast_init_dram_reg()
336 if (data & 0x40) in ast_init_dram_reg()
344 temp = ast_read32(ast, 0x10140); in ast_init_dram_reg()
345 ast_write32(ast, 0x10140, temp | 0x40); in ast_init_dram_reg()
351 temp = ast_read32(ast, 0x1200c); in ast_init_dram_reg()
352 ast_write32(ast, 0x1200c, temp & 0xfffffffd); in ast_init_dram_reg()
353 temp = ast_read32(ast, 0x12040); in ast_init_dram_reg()
354 ast_write32(ast, 0x12040, temp | 0x40); in ast_init_dram_reg()
363 j = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xd0, 0xff); in ast_init_dram_reg()
364 } while ((j & 0x40) == 0); in ast_init_dram_reg()
373 pci_read_config_dword(pdev, 0x04, ®); in ast_post_gpu()
374 reg |= 0x3; in ast_post_gpu()
375 pci_write_config_dword(pdev, 0x04, reg); in ast_post_gpu()
393 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xa3, 0xcf, 0x80); /* Enable DVO */ in ast_post_gpu()
398 #define AST_DDR3 0
440 0xFF00FF00,
441 0xCC33CC33,
442 0xAA55AA55,
443 0x88778877,
444 0x92CC4D6E,
445 0x543D3CDE,
446 0xF1E843C7,
447 0x7C61D253
454 ast_moutdwm(ast, 0x1e6e0070, 0x00000000); in mmc_test()
455 ast_moutdwm(ast, 0x1e6e0070, (datagen << 3) | test_ctl); in mmc_test()
456 timeout = 0; in mmc_test()
458 data = ast_mindwm(ast, 0x1e6e0070) & 0x3000; in mmc_test()
459 if (data & 0x2000) in mmc_test()
462 ast_moutdwm(ast, 0x1e6e0070, 0x00000000); in mmc_test()
466 ast_moutdwm(ast, 0x1e6e0070, 0x0); in mmc_test()
474 ast_moutdwm(ast, 0x1e6e0070, 0x00000000); in mmc_test2()
475 ast_moutdwm(ast, 0x1e6e0070, (datagen << 3) | test_ctl); in mmc_test2()
476 timeout = 0; in mmc_test2()
478 data = ast_mindwm(ast, 0x1e6e0070) & 0x1000; in mmc_test2()
480 ast_moutdwm(ast, 0x1e6e0070, 0x0); in mmc_test2()
481 return 0xffffffff; in mmc_test2()
484 data = ast_mindwm(ast, 0x1e6e0078); in mmc_test2()
485 data = (data | (data >> 16)) & 0xffff; in mmc_test2()
486 ast_moutdwm(ast, 0x1e6e0070, 0x00000000); in mmc_test2()
493 return mmc_test(ast, datagen, 0xc1); in mmc_test_burst()
498 return mmc_test2(ast, datagen, 0x41); in mmc_test_burst2()
503 return mmc_test(ast, datagen, 0xc5); in mmc_test_single()
508 return mmc_test2(ast, datagen, 0x05); in mmc_test_single2()
513 return mmc_test(ast, datagen, 0x85); in mmc_test_single_2500()
520 data = mmc_test_single2(ast, 0); in cbr_test()
521 if ((data & 0xff) && (data & 0xff00)) in cbr_test()
522 return 0; in cbr_test()
523 for (i = 0; i < 8; i++) { in cbr_test()
525 if ((data & 0xff) && (data & 0xff00)) in cbr_test()
526 return 0; in cbr_test()
530 else if (data & 0xff) in cbr_test()
540 for (patcnt = 0; patcnt < CBR_PATNUM; patcnt++) { in cbr_scan()
541 ast_moutdwm(ast, 0x1e6e007c, pattern[patcnt]); in cbr_scan()
542 for (loop = 0; loop < CBR_PASSNUM2; loop++) { in cbr_scan()
543 if ((data = cbr_test(ast)) != 0) { in cbr_scan()
546 return 0; in cbr_scan()
551 return 0; in cbr_scan()
560 data = mmc_test_burst2(ast, 0); in cbr_test2()
561 if (data == 0xffff) in cbr_test2()
562 return 0; in cbr_test2()
563 data |= mmc_test_single2(ast, 0); in cbr_test2()
564 if (data == 0xffff) in cbr_test2()
565 return 0; in cbr_test2()
567 return ~data & 0xffff; in cbr_test2()
574 data2 = 0xffff; in cbr_scan2()
575 for (patcnt = 0; patcnt < CBR_PATNUM; patcnt++) { in cbr_scan2()
576 ast_moutdwm(ast, 0x1e6e007c, pattern[patcnt]); in cbr_scan2()
577 for (loop = 0; loop < CBR_PASSNUM2; loop++) { in cbr_scan2()
578 if ((data = cbr_test2(ast)) != 0) { in cbr_scan2()
581 return 0; in cbr_scan2()
586 return 0; in cbr_scan2()
593 if (!mmc_test_burst(ast, 0)) in cbr_test3()
595 if (!mmc_test_single(ast, 0)) in cbr_test3()
604 for (patcnt = 0; patcnt < CBR_PATNUM; patcnt++) { in cbr_scan3()
605 ast_moutdwm(ast, 0x1e6e007c, pattern[patcnt]); in cbr_scan3()
606 for (loop = 0; loop < 2; loop++) { in cbr_scan3()
618 u32 gold_sadj[2], dllmin[16], dllmax[16], dlli, data, cnt, mask, passcnt, retry = 0; in finetuneDQI_L()
621 for (cnt = 0; cnt < 16; cnt++) { in finetuneDQI_L()
622 dllmin[cnt] = 0xff; in finetuneDQI_L()
623 dllmax[cnt] = 0x0; in finetuneDQI_L()
625 passcnt = 0; in finetuneDQI_L()
626 for (dlli = 0; dlli < 76; dlli++) { in finetuneDQI_L()
627 ast_moutdwm(ast, 0x1E6E0068, 0x00001400 | (dlli << 16) | (dlli << 24)); in finetuneDQI_L()
628 ast_moutdwm(ast, 0x1E6E0074, CBR_SIZE1); in finetuneDQI_L()
630 if (data != 0) { in finetuneDQI_L()
631 mask = 0x00010001; in finetuneDQI_L()
632 for (cnt = 0; cnt < 16; cnt++) { in finetuneDQI_L()
648 gold_sadj[0] = 0x0; in finetuneDQI_L()
649 passcnt = 0; in finetuneDQI_L()
650 for (cnt = 0; cnt < 16; cnt++) { in finetuneDQI_L()
652 gold_sadj[0] += dllmin[cnt]; in finetuneDQI_L()
663 gold_sadj[0] = gold_sadj[0] >> 4; in finetuneDQI_L()
664 gold_sadj[1] = gold_sadj[0]; in finetuneDQI_L()
666 data = 0; in finetuneDQI_L()
667 for (cnt = 0; cnt < 8; cnt++) { in finetuneDQI_L()
671 if (gold_sadj[0] >= dlli) { in finetuneDQI_L()
672 dlli = ((gold_sadj[0] - dlli) * 19) >> 5; in finetuneDQI_L()
677 dlli = ((dlli - gold_sadj[0]) * 19) >> 5; in finetuneDQI_L()
681 dlli = (8 - dlli) & 0x7; in finetuneDQI_L()
686 ast_moutdwm(ast, 0x1E6E0080, data); in finetuneDQI_L()
688 data = 0; in finetuneDQI_L()
698 dlli = (dlli - 1) & 0x7; in finetuneDQI_L()
706 dlli = (8 - dlli) & 0x7; in finetuneDQI_L()
711 ast_moutdwm(ast, 0x1E6E0084, data); in finetuneDQI_L()
724 reg_mcr0c = ast_mindwm(ast, 0x1E6E000C); in finetuneDQSI()
725 reg_mcr18 = ast_mindwm(ast, 0x1E6E0018); in finetuneDQSI()
726 reg_mcr18 &= 0x0000ffff; in finetuneDQSI()
727 ast_moutdwm(ast, 0x1E6E0018, reg_mcr18); in finetuneDQSI()
729 for (dlli = 0; dlli < 76; dlli++) { in finetuneDQSI()
730 tag[0][dlli] = 0x0; in finetuneDQSI()
731 tag[1][dlli] = 0x0; in finetuneDQSI()
733 for (dqidly = 0; dqidly < 32; dqidly++) { in finetuneDQSI()
734 pass[dqidly][0][0] = 0xff; in finetuneDQSI()
735 pass[dqidly][0][1] = 0x0; in finetuneDQSI()
736 pass[dqidly][1][0] = 0xff; in finetuneDQSI()
737 pass[dqidly][1][1] = 0x0; in finetuneDQSI()
739 for (dqidly = 0; dqidly < 32; dqidly++) { in finetuneDQSI()
740 passcnt[0] = passcnt[1] = 0; in finetuneDQSI()
741 for (dqsip = 0; dqsip < 2; dqsip++) { in finetuneDQSI()
742 ast_moutdwm(ast, 0x1E6E000C, 0); in finetuneDQSI()
743 ast_moutdwm(ast, 0x1E6E0018, reg_mcr18 | (dqidly << 16) | (dqsip << 23)); in finetuneDQSI()
744 ast_moutdwm(ast, 0x1E6E000C, reg_mcr0c); in finetuneDQSI()
745 for (dlli = 0; dlli < 76; dlli++) { in finetuneDQSI()
746 ast_moutdwm(ast, 0x1E6E0068, 0x00001300 | (dlli << 16) | (dlli << 24)); in finetuneDQSI()
747 ast_moutdwm(ast, 0x1E6E0070, 0); in finetuneDQSI()
748 ast_moutdwm(ast, 0x1E6E0074, CBR_SIZE0); in finetuneDQSI()
750 if (dlli == 0) in finetuneDQSI()
754 if (dlli < pass[dqidly][dqsip][0]) in finetuneDQSI()
755 pass[dqidly][dqsip][0] = (u16) dlli; in finetuneDQSI()
761 pass[dqidly][dqsip][0] = 0xff; in finetuneDQSI()
762 pass[dqidly][dqsip][1] = 0x0; in finetuneDQSI()
766 if (passcnt[0] == 0 && passcnt[1] == 0) in finetuneDQSI()
770 g_dqidly = g_dqsip = g_margin = g_side = 0; in finetuneDQSI()
772 for (dqidly = 0; dqidly < 32; dqidly++) { in finetuneDQSI()
773 for (dqsip = 0; dqsip < 2; dqsip++) { in finetuneDQSI()
774 if (pass[dqidly][dqsip][0] > pass[dqidly][dqsip][1]) in finetuneDQSI()
776 diff = pass[dqidly][dqsip][1] - pass[dqidly][dqsip][0]; in finetuneDQSI()
779 passcnt[0] = passcnt[1] = 0; in finetuneDQSI()
780 for (dlli = pass[dqidly][dqsip][0]; dlli > 0 && tag[dqsip][dlli] != 0; dlli--, passcnt[0]++); in finetuneDQSI()
781 for (dlli = pass[dqidly][dqsip][1]; dlli < 76 && tag[dqsip][dlli] != 0; dlli++, passcnt[1]++); in finetuneDQSI()
782 if (passcnt[0] > passcnt[1]) in finetuneDQSI()
783 passcnt[0] = passcnt[1]; in finetuneDQSI()
784 passcnt[1] = 0; in finetuneDQSI()
785 if (passcnt[0] > g_side) in finetuneDQSI()
786 passcnt[1] = passcnt[0] - g_side; in finetuneDQSI()
787 if (diff > (g_margin+1) && (passcnt[1] > 0 || passcnt[0] > 8)) { in finetuneDQSI()
791 g_side = passcnt[0]; in finetuneDQSI()
797 g_side = passcnt[0]; in finetuneDQSI()
802 ast_moutdwm(ast, 0x1E6E0018, reg_mcr18); in finetuneDQSI()
807 u32 dllmin[2], dllmax[2], dlli, data, passcnt, retry = 0; in cbr_dll2()
815 dllmin[0] = dllmin[1] = 0xff; in cbr_dll2()
816 dllmax[0] = dllmax[1] = 0x0; in cbr_dll2()
817 passcnt = 0; in cbr_dll2()
818 for (dlli = 0; dlli < 76; dlli++) { in cbr_dll2()
819 ast_moutdwm(ast, 0x1E6E0068, 0x00001300 | (dlli << 16) | (dlli << 24)); in cbr_dll2()
820 ast_moutdwm(ast, 0x1E6E0074, CBR_SIZE2); in cbr_dll2()
822 if (data != 0) { in cbr_dll2()
823 if (data & 0x1) { in cbr_dll2()
824 if (dllmin[0] > dlli) { in cbr_dll2()
825 dllmin[0] = dlli; in cbr_dll2()
827 if (dllmax[0] < dlli) { in cbr_dll2()
828 dllmax[0] = dlli; in cbr_dll2()
831 if (data & 0x2) { in cbr_dll2()
846 if (dllmax[0] == 0 || (dllmax[0]-dllmin[0]) < CBR_THRESHOLD) { in cbr_dll2()
849 if (dllmax[1] == 0 || (dllmax[1]-dllmin[1]) < CBR_THRESHOLD) { in cbr_dll2()
856 dlli += (dllmin[0] + dllmax[0]) >> 1; in cbr_dll2()
857 ast_moutdwm(ast, 0x1E6E0068, ast_mindwm(ast, 0x1E720058) | (dlli << 16)); in cbr_dll2()
865 ast_moutdwm(ast, 0x1E6E2000, 0x1688A8A8); in get_ddr3_info()
868 trap = (ast_mindwm(ast, 0x1E6E2070) >> 25) & 0x3; in get_ddr3_info()
869 trap_AC2 = 0x00020000 + (trap << 16); in get_ddr3_info()
870 trap_AC2 |= 0x00300000 + ((trap & 0x2) << 19); in get_ddr3_info()
871 trap_MRS = 0x00000010 + (trap << 4); in get_ddr3_info()
872 trap_MRS |= ((trap & 0x2) << 18); in get_ddr3_info()
874 param->reg_MADJ = 0x00034C4C; in get_ddr3_info()
875 param->reg_SADJ = 0x00001800; in get_ddr3_info()
876 param->reg_DRV = 0x000000F0; in get_ddr3_info()
878 param->rodt = 0; in get_ddr3_info()
882 ast_moutdwm(ast, 0x1E6E2020, 0x0190); in get_ddr3_info()
883 param->wodt = 0; in get_ddr3_info()
884 param->reg_AC1 = 0x22202725; in get_ddr3_info()
885 param->reg_AC2 = 0xAA007613 | trap_AC2; in get_ddr3_info()
886 param->reg_DQSIC = 0x000000BA; in get_ddr3_info()
887 param->reg_MRS = 0x04001400 | trap_MRS; in get_ddr3_info()
888 param->reg_EMRS = 0x00000000; in get_ddr3_info()
889 param->reg_IOZ = 0x00000023; in get_ddr3_info()
890 param->reg_DQIDLY = 0x00000074; in get_ddr3_info()
891 param->reg_FREQ = 0x00004DC0; in get_ddr3_info()
898 param->reg_AC2 = 0xAA007613 | trap_AC2; in get_ddr3_info()
901 param->reg_AC2 = 0xAA00761C | trap_AC2; in get_ddr3_info()
904 param->reg_AC2 = 0xAA007636 | trap_AC2; in get_ddr3_info()
910 ast_moutdwm(ast, 0x1E6E2020, 0x03F1); in get_ddr3_info()
912 param->reg_AC1 = 0x33302825; in get_ddr3_info()
913 param->reg_AC2 = 0xCC009617 | trap_AC2; in get_ddr3_info()
914 param->reg_DQSIC = 0x000000E2; in get_ddr3_info()
915 param->reg_MRS = 0x04001600 | trap_MRS; in get_ddr3_info()
916 param->reg_EMRS = 0x00000000; in get_ddr3_info()
917 param->reg_IOZ = 0x00000034; in get_ddr3_info()
918 param->reg_DRV = 0x000000FA; in get_ddr3_info()
919 param->reg_DQIDLY = 0x00000089; in get_ddr3_info()
920 param->reg_FREQ = 0x00005040; in get_ddr3_info()
928 param->reg_AC2 = 0xCC009617 | trap_AC2; in get_ddr3_info()
931 param->reg_AC2 = 0xCC009622 | trap_AC2; in get_ddr3_info()
934 param->reg_AC2 = 0xCC00963F | trap_AC2; in get_ddr3_info()
940 ast_moutdwm(ast, 0x1E6E2020, 0x01F0); in get_ddr3_info()
942 param->reg_AC1 = 0x33302825; in get_ddr3_info()
943 param->reg_AC2 = 0xCC009617 | trap_AC2; in get_ddr3_info()
944 param->reg_DQSIC = 0x000000E2; in get_ddr3_info()
945 param->reg_MRS = 0x04001600 | trap_MRS; in get_ddr3_info()
946 param->reg_EMRS = 0x00000000; in get_ddr3_info()
947 param->reg_IOZ = 0x00000023; in get_ddr3_info()
948 param->reg_DRV = 0x000000FA; in get_ddr3_info()
949 param->reg_DQIDLY = 0x00000089; in get_ddr3_info()
950 param->reg_FREQ = 0x000050C0; in get_ddr3_info()
958 param->reg_AC2 = 0xCC009617 | trap_AC2; in get_ddr3_info()
961 param->reg_AC2 = 0xCC009622 | trap_AC2; in get_ddr3_info()
964 param->reg_AC2 = 0xCC00963F | trap_AC2; in get_ddr3_info()
970 ast_moutdwm(ast, 0x1E6E2020, 0x0230); in get_ddr3_info()
971 param->wodt = 0; in get_ddr3_info()
972 param->reg_AC1 = 0x33302926; in get_ddr3_info()
973 param->reg_AC2 = 0xCD44961A; in get_ddr3_info()
974 param->reg_DQSIC = 0x000000FC; in get_ddr3_info()
975 param->reg_MRS = 0x00081830; in get_ddr3_info()
976 param->reg_EMRS = 0x00000000; in get_ddr3_info()
977 param->reg_IOZ = 0x00000045; in get_ddr3_info()
978 param->reg_DQIDLY = 0x00000097; in get_ddr3_info()
979 param->reg_FREQ = 0x000052C0; in get_ddr3_info()
984 ast_moutdwm(ast, 0x1E6E2020, 0x0270); in get_ddr3_info()
986 param->reg_AC1 = 0x33302926; in get_ddr3_info()
987 param->reg_AC2 = 0xDE44A61D; in get_ddr3_info()
988 param->reg_DQSIC = 0x00000117; in get_ddr3_info()
989 param->reg_MRS = 0x00081A30; in get_ddr3_info()
990 param->reg_EMRS = 0x00000000; in get_ddr3_info()
991 param->reg_IOZ = 0x070000BB; in get_ddr3_info()
992 param->reg_DQIDLY = 0x000000A0; in get_ddr3_info()
993 param->reg_FREQ = 0x000054C0; in get_ddr3_info()
998 ast_moutdwm(ast, 0x1E6E2020, 0x0290); in get_ddr3_info()
1001 param->reg_AC1 = 0x33302926; in get_ddr3_info()
1002 param->reg_AC2 = 0xEF44B61E; in get_ddr3_info()
1003 param->reg_DQSIC = 0x00000125; in get_ddr3_info()
1004 param->reg_MRS = 0x00081A30; in get_ddr3_info()
1005 param->reg_EMRS = 0x00000040; in get_ddr3_info()
1006 param->reg_DRV = 0x000000F5; in get_ddr3_info()
1007 param->reg_IOZ = 0x00000023; in get_ddr3_info()
1008 param->reg_DQIDLY = 0x00000088; in get_ddr3_info()
1009 param->reg_FREQ = 0x000055C0; in get_ddr3_info()
1014 ast_moutdwm(ast, 0x1E6E2020, 0x0140); in get_ddr3_info()
1015 param->reg_MADJ = 0x00136868; in get_ddr3_info()
1016 param->reg_SADJ = 0x00004534; in get_ddr3_info()
1019 param->reg_AC1 = 0x33302A37; in get_ddr3_info()
1020 param->reg_AC2 = 0xEF56B61E; in get_ddr3_info()
1021 param->reg_DQSIC = 0x0000013F; in get_ddr3_info()
1022 param->reg_MRS = 0x00101A50; in get_ddr3_info()
1023 param->reg_EMRS = 0x00000040; in get_ddr3_info()
1024 param->reg_DRV = 0x000000FA; in get_ddr3_info()
1025 param->reg_IOZ = 0x00000023; in get_ddr3_info()
1026 param->reg_DQIDLY = 0x00000078; in get_ddr3_info()
1027 param->reg_FREQ = 0x000057C0; in get_ddr3_info()
1032 ast_moutdwm(ast, 0x1E6E2020, 0x02E1); in get_ddr3_info()
1033 param->reg_MADJ = 0x00136868; in get_ddr3_info()
1034 param->reg_SADJ = 0x00004534; in get_ddr3_info()
1037 param->reg_AC1 = 0x32302A37; in get_ddr3_info()
1038 param->reg_AC2 = 0xDF56B61F; in get_ddr3_info()
1039 param->reg_DQSIC = 0x0000014D; in get_ddr3_info()
1040 param->reg_MRS = 0x00101A50; in get_ddr3_info()
1041 param->reg_EMRS = 0x00000004; in get_ddr3_info()
1042 param->reg_DRV = 0x000000F5; in get_ddr3_info()
1043 param->reg_IOZ = 0x00000023; in get_ddr3_info()
1044 param->reg_DQIDLY = 0x00000078; in get_ddr3_info()
1045 param->reg_FREQ = 0x000058C0; in get_ddr3_info()
1050 ast_moutdwm(ast, 0x1E6E2020, 0x0160); in get_ddr3_info()
1051 param->reg_MADJ = 0x00136868; in get_ddr3_info()
1052 param->reg_SADJ = 0x00004534; in get_ddr3_info()
1055 param->reg_AC1 = 0x32302A37; in get_ddr3_info()
1056 param->reg_AC2 = 0xEF56B621; in get_ddr3_info()
1057 param->reg_DQSIC = 0x0000015A; in get_ddr3_info()
1058 param->reg_MRS = 0x02101A50; in get_ddr3_info()
1059 param->reg_EMRS = 0x00000004; in get_ddr3_info()
1060 param->reg_DRV = 0x000000F5; in get_ddr3_info()
1061 param->reg_IOZ = 0x00000034; in get_ddr3_info()
1062 param->reg_DQIDLY = 0x00000078; in get_ddr3_info()
1063 param->reg_FREQ = 0x000059C0; in get_ddr3_info()
1071 param->dram_config = 0x130; in get_ddr3_info()
1075 param->dram_config = 0x131; in get_ddr3_info()
1078 param->dram_config = 0x132; in get_ddr3_info()
1081 param->dram_config = 0x133; in get_ddr3_info()
1088 param->dram_config |= 0x00; in get_ddr3_info()
1091 param->dram_config |= 0x04; in get_ddr3_info()
1094 param->dram_config |= 0x08; in get_ddr3_info()
1097 param->dram_config |= 0x0c; in get_ddr3_info()
1105 u32 data, data2, retry = 0; in ddr3_init()
1108 ast_moutdwm(ast, 0x1E6E0000, 0xFC600309); in ddr3_init()
1109 ast_moutdwm(ast, 0x1E6E0018, 0x00000100); in ddr3_init()
1110 ast_moutdwm(ast, 0x1E6E0024, 0x00000000); in ddr3_init()
1111 ast_moutdwm(ast, 0x1E6E0034, 0x00000000); in ddr3_init()
1113 ast_moutdwm(ast, 0x1E6E0064, param->reg_MADJ); in ddr3_init()
1114 ast_moutdwm(ast, 0x1E6E0068, param->reg_SADJ); in ddr3_init()
1116 ast_moutdwm(ast, 0x1E6E0064, param->reg_MADJ | 0xC0000); in ddr3_init()
1119 ast_moutdwm(ast, 0x1E6E0004, param->dram_config); in ddr3_init()
1120 ast_moutdwm(ast, 0x1E6E0008, 0x90040f); in ddr3_init()
1121 ast_moutdwm(ast, 0x1E6E0010, param->reg_AC1); in ddr3_init()
1122 ast_moutdwm(ast, 0x1E6E0014, param->reg_AC2); in ddr3_init()
1123 ast_moutdwm(ast, 0x1E6E0020, param->reg_DQSIC); in ddr3_init()
1124 ast_moutdwm(ast, 0x1E6E0080, 0x00000000); in ddr3_init()
1125 ast_moutdwm(ast, 0x1E6E0084, 0x00000000); in ddr3_init()
1126 ast_moutdwm(ast, 0x1E6E0088, param->reg_DQIDLY); in ddr3_init()
1127 ast_moutdwm(ast, 0x1E6E0018, 0x4000A170); in ddr3_init()
1128 ast_moutdwm(ast, 0x1E6E0018, 0x00002370); in ddr3_init()
1129 ast_moutdwm(ast, 0x1E6E0038, 0x00000000); in ddr3_init()
1130 ast_moutdwm(ast, 0x1E6E0040, 0xFF444444); in ddr3_init()
1131 ast_moutdwm(ast, 0x1E6E0044, 0x22222222); in ddr3_init()
1132 ast_moutdwm(ast, 0x1E6E0048, 0x22222222); in ddr3_init()
1133 ast_moutdwm(ast, 0x1E6E004C, 0x00000002); in ddr3_init()
1134 ast_moutdwm(ast, 0x1E6E0050, 0x80000000); in ddr3_init()
1135 ast_moutdwm(ast, 0x1E6E0050, 0x00000000); in ddr3_init()
1136 ast_moutdwm(ast, 0x1E6E0054, 0); in ddr3_init()
1137 ast_moutdwm(ast, 0x1E6E0060, param->reg_DRV); in ddr3_init()
1138 ast_moutdwm(ast, 0x1E6E006C, param->reg_IOZ); in ddr3_init()
1139 ast_moutdwm(ast, 0x1E6E0070, 0x00000000); in ddr3_init()
1140 ast_moutdwm(ast, 0x1E6E0074, 0x00000000); in ddr3_init()
1141 ast_moutdwm(ast, 0x1E6E0078, 0x00000000); in ddr3_init()
1142 ast_moutdwm(ast, 0x1E6E007C, 0x00000000); in ddr3_init()
1145 data = ast_mindwm(ast, 0x1E6E001C); in ddr3_init()
1146 } while (!(data & 0x08000000)); in ddr3_init()
1147 data = ast_mindwm(ast, 0x1E6E001C); in ddr3_init()
1148 data = (data >> 8) & 0xff; in ddr3_init()
1149 while ((data & 0x08) || ((data & 0x7) < 2) || (data < 4)) { in ddr3_init()
1150 data2 = (ast_mindwm(ast, 0x1E6E0064) & 0xfff3ffff) + 4; in ddr3_init()
1151 if ((data2 & 0xff) > param->madj_max) { in ddr3_init()
1154 ast_moutdwm(ast, 0x1E6E0064, data2); in ddr3_init()
1155 if (data2 & 0x00100000) { in ddr3_init()
1156 data2 = ((data2 & 0xff) >> 3) + 3; in ddr3_init()
1158 data2 = ((data2 & 0xff) >> 2) + 5; in ddr3_init()
1160 data = ast_mindwm(ast, 0x1E6E0068) & 0xffff00ff; in ddr3_init()
1161 data2 += data & 0xff; in ddr3_init()
1163 ast_moutdwm(ast, 0x1E6E0068, data); in ddr3_init()
1165 ast_moutdwm(ast, 0x1E6E0064, ast_mindwm(ast, 0x1E6E0064) | 0xC0000); in ddr3_init()
1167 data = ast_mindwm(ast, 0x1E6E0018) & 0xfffff1ff; in ddr3_init()
1168 ast_moutdwm(ast, 0x1E6E0018, data); in ddr3_init()
1169 data = data | 0x200; in ddr3_init()
1170 ast_moutdwm(ast, 0x1E6E0018, data); in ddr3_init()
1172 data = ast_mindwm(ast, 0x1E6E001C); in ddr3_init()
1173 } while (!(data & 0x08000000)); in ddr3_init()
1175 data = ast_mindwm(ast, 0x1E6E001C); in ddr3_init()
1176 data = (data >> 8) & 0xff; in ddr3_init()
1178 ast_moutdwm(ast, 0x1E720058, ast_mindwm(ast, 0x1E6E0068) & 0xffff); in ddr3_init()
1179 data = ast_mindwm(ast, 0x1E6E0018) | 0xC00; in ddr3_init()
1180 ast_moutdwm(ast, 0x1E6E0018, data); in ddr3_init()
1182 ast_moutdwm(ast, 0x1E6E0034, 0x00000001); in ddr3_init()
1183 ast_moutdwm(ast, 0x1E6E000C, 0x00000040); in ddr3_init()
1186 ast_moutdwm(ast, 0x1E6E002C, param->reg_MRS | 0x100); in ddr3_init()
1187 ast_moutdwm(ast, 0x1E6E0030, param->reg_EMRS); in ddr3_init()
1188 ast_moutdwm(ast, 0x1E6E0028, 0x00000005); in ddr3_init()
1189 ast_moutdwm(ast, 0x1E6E0028, 0x00000007); in ddr3_init()
1190 ast_moutdwm(ast, 0x1E6E0028, 0x00000003); in ddr3_init()
1191 ast_moutdwm(ast, 0x1E6E0028, 0x00000001); in ddr3_init()
1192 ast_moutdwm(ast, 0x1E6E002C, param->reg_MRS); in ddr3_init()
1193 ast_moutdwm(ast, 0x1E6E000C, 0x00005C08); in ddr3_init()
1194 ast_moutdwm(ast, 0x1E6E0028, 0x00000001); in ddr3_init()
1196 ast_moutdwm(ast, 0x1E6E000C, 0x00005C01); in ddr3_init()
1197 data = 0; in ddr3_init()
1199 data = 0x300; in ddr3_init()
1202 data = data | 0x3000 | ((param->reg_AC2 & 0x60000) >> 3); in ddr3_init()
1204 ast_moutdwm(ast, 0x1E6E0034, data | 0x3); in ddr3_init()
1210 ast_moutdwm(ast, 0x1E6E0120, param->reg_FREQ); in ddr3_init()
1213 ast_moutdwm(ast, 0x1E6E007C, 0x00000000); in ddr3_init()
1214 ast_moutdwm(ast, 0x1E6E0070, 0x221); in ddr3_init()
1216 data = ast_mindwm(ast, 0x1E6E0070); in ddr3_init()
1217 } while (!(data & 0x00001000)); in ddr3_init()
1218 ast_moutdwm(ast, 0x1E6E0070, 0x00000000); in ddr3_init()
1219 ast_moutdwm(ast, 0x1E6E0050, 0x80000000); in ddr3_init()
1220 ast_moutdwm(ast, 0x1E6E0050, 0x00000000); in ddr3_init()
1230 ast_moutdwm(ast, 0x1E6E2000, 0x1688A8A8); in get_ddr2_info()
1233 trap = (ast_mindwm(ast, 0x1E6E2070) >> 25) & 0x3; in get_ddr2_info()
1235 trap_AC2 += 0x00110000; in get_ddr2_info()
1236 trap_MRS = 0x00000040 | (trap << 4); in get_ddr2_info()
1239 param->reg_MADJ = 0x00034C4C; in get_ddr2_info()
1240 param->reg_SADJ = 0x00001800; in get_ddr2_info()
1241 param->reg_DRV = 0x000000F0; in get_ddr2_info()
1243 param->rodt = 0; in get_ddr2_info()
1247 ast_moutdwm(ast, 0x1E6E2020, 0x0130); in get_ddr2_info()
1248 param->wodt = 0; in get_ddr2_info()
1249 param->reg_AC1 = 0x11101513; in get_ddr2_info()
1250 param->reg_AC2 = 0x78117011; in get_ddr2_info()
1251 param->reg_DQSIC = 0x00000092; in get_ddr2_info()
1252 param->reg_MRS = 0x00000842; in get_ddr2_info()
1253 param->reg_EMRS = 0x00000000; in get_ddr2_info()
1254 param->reg_DRV = 0x000000F0; in get_ddr2_info()
1255 param->reg_IOZ = 0x00000034; in get_ddr2_info()
1256 param->reg_DQIDLY = 0x0000005A; in get_ddr2_info()
1257 param->reg_FREQ = 0x00004AC0; in get_ddr2_info()
1262 ast_moutdwm(ast, 0x1E6E2020, 0x0190); in get_ddr2_info()
1264 param->reg_AC1 = 0x22202613; in get_ddr2_info()
1265 param->reg_AC2 = 0xAA009016 | trap_AC2; in get_ddr2_info()
1266 param->reg_DQSIC = 0x000000BA; in get_ddr2_info()
1267 param->reg_MRS = 0x00000A02 | trap_MRS; in get_ddr2_info()
1268 param->reg_EMRS = 0x00000040; in get_ddr2_info()
1269 param->reg_DRV = 0x000000FA; in get_ddr2_info()
1270 param->reg_IOZ = 0x00000034; in get_ddr2_info()
1271 param->reg_DQIDLY = 0x00000074; in get_ddr2_info()
1272 param->reg_FREQ = 0x00004DC0; in get_ddr2_info()
1278 param->reg_AC2 = 0xAA009012 | trap_AC2; in get_ddr2_info()
1281 param->reg_AC2 = 0xAA009016 | trap_AC2; in get_ddr2_info()
1284 param->reg_AC2 = 0xAA009023 | trap_AC2; in get_ddr2_info()
1287 param->reg_AC2 = 0xAA00903B | trap_AC2; in get_ddr2_info()
1293 ast_moutdwm(ast, 0x1E6E2020, 0x03F1); in get_ddr2_info()
1295 param->rodt = 0; in get_ddr2_info()
1296 param->reg_AC1 = 0x33302714; in get_ddr2_info()
1297 param->reg_AC2 = 0xCC00B01B | trap_AC2; in get_ddr2_info()
1298 param->reg_DQSIC = 0x000000E2; in get_ddr2_info()
1299 param->reg_MRS = 0x00000C02 | trap_MRS; in get_ddr2_info()
1300 param->reg_EMRS = 0x00000040; in get_ddr2_info()
1301 param->reg_DRV = 0x000000FA; in get_ddr2_info()
1302 param->reg_IOZ = 0x00000034; in get_ddr2_info()
1303 param->reg_DQIDLY = 0x00000089; in get_ddr2_info()
1304 param->reg_FREQ = 0x00005040; in get_ddr2_info()
1310 param->reg_AC2 = 0xCC00B016 | trap_AC2; in get_ddr2_info()
1314 param->reg_AC2 = 0xCC00B01B | trap_AC2; in get_ddr2_info()
1317 param->reg_AC2 = 0xCC00B02B | trap_AC2; in get_ddr2_info()
1320 param->reg_AC2 = 0xCC00B03F | trap_AC2; in get_ddr2_info()
1327 ast_moutdwm(ast, 0x1E6E2020, 0x01F0); in get_ddr2_info()
1329 param->rodt = 0; in get_ddr2_info()
1330 param->reg_AC1 = 0x33302714; in get_ddr2_info()
1331 param->reg_AC2 = 0xCC00B01B | trap_AC2; in get_ddr2_info()
1332 param->reg_DQSIC = 0x000000E2; in get_ddr2_info()
1333 param->reg_MRS = 0x00000C02 | trap_MRS; in get_ddr2_info()
1334 param->reg_EMRS = 0x00000040; in get_ddr2_info()
1335 param->reg_DRV = 0x000000FA; in get_ddr2_info()
1336 param->reg_IOZ = 0x00000034; in get_ddr2_info()
1337 param->reg_DQIDLY = 0x00000089; in get_ddr2_info()
1338 param->reg_FREQ = 0x000050C0; in get_ddr2_info()
1344 param->reg_AC2 = 0xCC00B016 | trap_AC2; in get_ddr2_info()
1348 param->reg_AC2 = 0xCC00B01B | trap_AC2; in get_ddr2_info()
1351 param->reg_AC2 = 0xCC00B02B | trap_AC2; in get_ddr2_info()
1354 param->reg_AC2 = 0xCC00B03F | trap_AC2; in get_ddr2_info()
1360 ast_moutdwm(ast, 0x1E6E2020, 0x0230); in get_ddr2_info()
1361 param->wodt = 0; in get_ddr2_info()
1362 param->reg_AC1 = 0x33302815; in get_ddr2_info()
1363 param->reg_AC2 = 0xCD44B01E; in get_ddr2_info()
1364 param->reg_DQSIC = 0x000000FC; in get_ddr2_info()
1365 param->reg_MRS = 0x00000E72; in get_ddr2_info()
1366 param->reg_EMRS = 0x00000000; in get_ddr2_info()
1367 param->reg_DRV = 0x00000000; in get_ddr2_info()
1368 param->reg_IOZ = 0x00000034; in get_ddr2_info()
1369 param->reg_DQIDLY = 0x00000097; in get_ddr2_info()
1370 param->reg_FREQ = 0x000052C0; in get_ddr2_info()
1375 ast_moutdwm(ast, 0x1E6E2020, 0x0261); in get_ddr2_info()
1378 param->reg_AC1 = 0x33302815; in get_ddr2_info()
1379 param->reg_AC2 = 0xDE44C022; in get_ddr2_info()
1380 param->reg_DQSIC = 0x00000117; in get_ddr2_info()
1381 param->reg_MRS = 0x00000E72; in get_ddr2_info()
1382 param->reg_EMRS = 0x00000040; in get_ddr2_info()
1383 param->reg_DRV = 0x0000000A; in get_ddr2_info()
1384 param->reg_IOZ = 0x00000045; in get_ddr2_info()
1385 param->reg_DQIDLY = 0x000000A0; in get_ddr2_info()
1386 param->reg_FREQ = 0x000054C0; in get_ddr2_info()
1391 ast_moutdwm(ast, 0x1E6E2020, 0x0120); in get_ddr2_info()
1394 param->reg_AC1 = 0x33302815; in get_ddr2_info()
1395 param->reg_AC2 = 0xEF44D024; in get_ddr2_info()
1396 param->reg_DQSIC = 0x00000125; in get_ddr2_info()
1397 param->reg_MRS = 0x00000E72; in get_ddr2_info()
1398 param->reg_EMRS = 0x00000004; in get_ddr2_info()
1399 param->reg_DRV = 0x000000F9; in get_ddr2_info()
1400 param->reg_IOZ = 0x00000045; in get_ddr2_info()
1401 param->reg_DQIDLY = 0x000000A7; in get_ddr2_info()
1402 param->reg_FREQ = 0x000055C0; in get_ddr2_info()
1407 ast_moutdwm(ast, 0x1E6E2020, 0x02A1); in get_ddr2_info()
1410 param->reg_AC1 = 0x43402915; in get_ddr2_info()
1411 param->reg_AC2 = 0xFF44E025; in get_ddr2_info()
1412 param->reg_DQSIC = 0x00000132; in get_ddr2_info()
1413 param->reg_MRS = 0x00000E72; in get_ddr2_info()
1414 param->reg_EMRS = 0x00000040; in get_ddr2_info()
1415 param->reg_DRV = 0x0000000A; in get_ddr2_info()
1416 param->reg_IOZ = 0x00000045; in get_ddr2_info()
1417 param->reg_DQIDLY = 0x000000AD; in get_ddr2_info()
1418 param->reg_FREQ = 0x000056C0; in get_ddr2_info()
1423 ast_moutdwm(ast, 0x1E6E2020, 0x0140); in get_ddr2_info()
1426 param->reg_AC1 = 0x43402915; in get_ddr2_info()
1427 param->reg_AC2 = 0xFF44E027; in get_ddr2_info()
1428 param->reg_DQSIC = 0x0000013F; in get_ddr2_info()
1429 param->reg_MRS = 0x00000E72; in get_ddr2_info()
1430 param->reg_EMRS = 0x00000004; in get_ddr2_info()
1431 param->reg_DRV = 0x000000F5; in get_ddr2_info()
1432 param->reg_IOZ = 0x00000045; in get_ddr2_info()
1433 param->reg_DQIDLY = 0x000000B3; in get_ddr2_info()
1434 param->reg_FREQ = 0x000057C0; in get_ddr2_info()
1442 param->dram_config = 0x100; in get_ddr2_info()
1446 param->dram_config = 0x121; in get_ddr2_info()
1449 param->dram_config = 0x122; in get_ddr2_info()
1452 param->dram_config = 0x123; in get_ddr2_info()
1459 param->dram_config |= 0x00; in get_ddr2_info()
1462 param->dram_config |= 0x04; in get_ddr2_info()
1465 param->dram_config |= 0x08; in get_ddr2_info()
1468 param->dram_config |= 0x0c; in get_ddr2_info()
1475 u32 data, data2, retry = 0; in ddr2_init()
1478 ast_moutdwm(ast, 0x1E6E0000, 0xFC600309); in ddr2_init()
1479 ast_moutdwm(ast, 0x1E6E0018, 0x00000100); in ddr2_init()
1480 ast_moutdwm(ast, 0x1E6E0024, 0x00000000); in ddr2_init()
1481 ast_moutdwm(ast, 0x1E6E0064, param->reg_MADJ); in ddr2_init()
1482 ast_moutdwm(ast, 0x1E6E0068, param->reg_SADJ); in ddr2_init()
1484 ast_moutdwm(ast, 0x1E6E0064, param->reg_MADJ | 0xC0000); in ddr2_init()
1487 ast_moutdwm(ast, 0x1E6E0004, param->dram_config); in ddr2_init()
1488 ast_moutdwm(ast, 0x1E6E0008, 0x90040f); in ddr2_init()
1489 ast_moutdwm(ast, 0x1E6E0010, param->reg_AC1); in ddr2_init()
1490 ast_moutdwm(ast, 0x1E6E0014, param->reg_AC2); in ddr2_init()
1491 ast_moutdwm(ast, 0x1E6E0020, param->reg_DQSIC); in ddr2_init()
1492 ast_moutdwm(ast, 0x1E6E0080, 0x00000000); in ddr2_init()
1493 ast_moutdwm(ast, 0x1E6E0084, 0x00000000); in ddr2_init()
1494 ast_moutdwm(ast, 0x1E6E0088, param->reg_DQIDLY); in ddr2_init()
1495 ast_moutdwm(ast, 0x1E6E0018, 0x4000A130); in ddr2_init()
1496 ast_moutdwm(ast, 0x1E6E0018, 0x00002330); in ddr2_init()
1497 ast_moutdwm(ast, 0x1E6E0038, 0x00000000); in ddr2_init()
1498 ast_moutdwm(ast, 0x1E6E0040, 0xFF808000); in ddr2_init()
1499 ast_moutdwm(ast, 0x1E6E0044, 0x88848466); in ddr2_init()
1500 ast_moutdwm(ast, 0x1E6E0048, 0x44440008); in ddr2_init()
1501 ast_moutdwm(ast, 0x1E6E004C, 0x00000000); in ddr2_init()
1502 ast_moutdwm(ast, 0x1E6E0050, 0x80000000); in ddr2_init()
1503 ast_moutdwm(ast, 0x1E6E0050, 0x00000000); in ddr2_init()
1504 ast_moutdwm(ast, 0x1E6E0054, 0); in ddr2_init()
1505 ast_moutdwm(ast, 0x1E6E0060, param->reg_DRV); in ddr2_init()
1506 ast_moutdwm(ast, 0x1E6E006C, param->reg_IOZ); in ddr2_init()
1507 ast_moutdwm(ast, 0x1E6E0070, 0x00000000); in ddr2_init()
1508 ast_moutdwm(ast, 0x1E6E0074, 0x00000000); in ddr2_init()
1509 ast_moutdwm(ast, 0x1E6E0078, 0x00000000); in ddr2_init()
1510 ast_moutdwm(ast, 0x1E6E007C, 0x00000000); in ddr2_init()
1514 data = ast_mindwm(ast, 0x1E6E001C); in ddr2_init()
1515 } while (!(data & 0x08000000)); in ddr2_init()
1516 data = ast_mindwm(ast, 0x1E6E001C); in ddr2_init()
1517 data = (data >> 8) & 0xff; in ddr2_init()
1518 while ((data & 0x08) || ((data & 0x7) < 2) || (data < 4)) { in ddr2_init()
1519 data2 = (ast_mindwm(ast, 0x1E6E0064) & 0xfff3ffff) + 4; in ddr2_init()
1520 if ((data2 & 0xff) > param->madj_max) { in ddr2_init()
1523 ast_moutdwm(ast, 0x1E6E0064, data2); in ddr2_init()
1524 if (data2 & 0x00100000) { in ddr2_init()
1525 data2 = ((data2 & 0xff) >> 3) + 3; in ddr2_init()
1527 data2 = ((data2 & 0xff) >> 2) + 5; in ddr2_init()
1529 data = ast_mindwm(ast, 0x1E6E0068) & 0xffff00ff; in ddr2_init()
1530 data2 += data & 0xff; in ddr2_init()
1532 ast_moutdwm(ast, 0x1E6E0068, data); in ddr2_init()
1534 ast_moutdwm(ast, 0x1E6E0064, ast_mindwm(ast, 0x1E6E0064) | 0xC0000); in ddr2_init()
1536 data = ast_mindwm(ast, 0x1E6E0018) & 0xfffff1ff; in ddr2_init()
1537 ast_moutdwm(ast, 0x1E6E0018, data); in ddr2_init()
1538 data = data | 0x200; in ddr2_init()
1539 ast_moutdwm(ast, 0x1E6E0018, data); in ddr2_init()
1541 data = ast_mindwm(ast, 0x1E6E001C); in ddr2_init()
1542 } while (!(data & 0x08000000)); in ddr2_init()
1544 data = ast_mindwm(ast, 0x1E6E001C); in ddr2_init()
1545 data = (data >> 8) & 0xff; in ddr2_init()
1547 ast_moutdwm(ast, 0x1E720058, ast_mindwm(ast, 0x1E6E0008) & 0xffff); in ddr2_init()
1548 data = ast_mindwm(ast, 0x1E6E0018) | 0xC00; in ddr2_init()
1549 ast_moutdwm(ast, 0x1E6E0018, data); in ddr2_init()
1551 ast_moutdwm(ast, 0x1E6E0034, 0x00000001); in ddr2_init()
1552 ast_moutdwm(ast, 0x1E6E000C, 0x00000000); in ddr2_init()
1555 ast_moutdwm(ast, 0x1E6E002C, param->reg_MRS | 0x100); in ddr2_init()
1556 ast_moutdwm(ast, 0x1E6E0030, param->reg_EMRS); in ddr2_init()
1557 ast_moutdwm(ast, 0x1E6E0028, 0x00000005); in ddr2_init()
1558 ast_moutdwm(ast, 0x1E6E0028, 0x00000007); in ddr2_init()
1559 ast_moutdwm(ast, 0x1E6E0028, 0x00000003); in ddr2_init()
1560 ast_moutdwm(ast, 0x1E6E0028, 0x00000001); in ddr2_init()
1562 ast_moutdwm(ast, 0x1E6E000C, 0x00005C08); in ddr2_init()
1563 ast_moutdwm(ast, 0x1E6E002C, param->reg_MRS); in ddr2_init()
1564 ast_moutdwm(ast, 0x1E6E0028, 0x00000001); in ddr2_init()
1565 ast_moutdwm(ast, 0x1E6E0030, param->reg_EMRS | 0x380); in ddr2_init()
1566 ast_moutdwm(ast, 0x1E6E0028, 0x00000003); in ddr2_init()
1567 ast_moutdwm(ast, 0x1E6E0030, param->reg_EMRS); in ddr2_init()
1568 ast_moutdwm(ast, 0x1E6E0028, 0x00000003); in ddr2_init()
1570 ast_moutdwm(ast, 0x1E6E000C, 0x7FFF5C01); in ddr2_init()
1571 data = 0; in ddr2_init()
1573 data = 0x500; in ddr2_init()
1576 data = data | 0x3000 | ((param->reg_AC2 & 0x60000) >> 3); in ddr2_init()
1578 ast_moutdwm(ast, 0x1E6E0034, data | 0x3); in ddr2_init()
1579 ast_moutdwm(ast, 0x1E6E0120, param->reg_FREQ); in ddr2_init()
1587 ast_moutdwm(ast, 0x1E6E007C, 0x00000000); in ddr2_init()
1588 ast_moutdwm(ast, 0x1E6E0070, 0x221); in ddr2_init()
1590 data = ast_mindwm(ast, 0x1E6E0070); in ddr2_init()
1591 } while (!(data & 0x00001000)); in ddr2_init()
1592 ast_moutdwm(ast, 0x1E6E0070, 0x00000000); in ddr2_init()
1593 ast_moutdwm(ast, 0x1E6E0050, 0x80000000); in ddr2_init()
1594 ast_moutdwm(ast, 0x1E6E0050, 0x00000000); in ddr2_init()
1606 reg = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xd0, 0xff); in ast_post_chip_2300()
1607 if ((reg & 0x80) == 0) {/* vga only */ in ast_post_chip_2300()
1608 ast_write32(ast, 0xf004, 0x1e6e0000); in ast_post_chip_2300()
1609 ast_write32(ast, 0xf000, 0x1); in ast_post_chip_2300()
1610 ast_write32(ast, 0x12000, 0x1688a8a8); in ast_post_chip_2300()
1613 } while (ast_read32(ast, 0x12000) != 0x1); in ast_post_chip_2300()
1615 ast_write32(ast, 0x10000, 0xfc600309); in ast_post_chip_2300()
1618 } while (ast_read32(ast, 0x10000) != 0x1); in ast_post_chip_2300()
1621 temp = ast_read32(ast, 0x12008); in ast_post_chip_2300()
1622 temp |= 0x73; in ast_post_chip_2300()
1623 ast_write32(ast, 0x12008, temp); in ast_post_chip_2300()
1627 temp = ast_mindwm(ast, 0x1e6e2070); in ast_post_chip_2300()
1628 if (temp & 0x01000000) in ast_post_chip_2300()
1630 switch (temp & 0x18000000) { in ast_post_chip_2300()
1631 case 0: in ast_post_chip_2300()
1635 case 0x08000000: in ast_post_chip_2300()
1638 case 0x10000000: in ast_post_chip_2300()
1641 case 0x18000000: in ast_post_chip_2300()
1645 switch (temp & 0x0c) { in ast_post_chip_2300()
1647 case 0x00: in ast_post_chip_2300()
1651 case 0x04: in ast_post_chip_2300()
1655 case 0x08: in ast_post_chip_2300()
1659 case 0x0c: in ast_post_chip_2300()
1672 temp = ast_mindwm(ast, 0x1e6e2040); in ast_post_chip_2300()
1673 ast_moutdwm(ast, 0x1e6e2040, temp | 0x40); in ast_post_chip_2300()
1678 reg = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xd0, 0xff); in ast_post_chip_2300()
1679 } while ((reg & 0x40) == 0); in ast_post_chip_2300()
1684 ast_moutdwm(ast, 0x1E6E0074, 0x0000FFFF); in cbr_test_2500()
1685 ast_moutdwm(ast, 0x1E6E007C, 0xFF00FF00); in cbr_test_2500()
1686 if (!mmc_test_burst(ast, 0)) in cbr_test_2500()
1688 if (!mmc_test_single_2500(ast, 0)) in cbr_test_2500()
1695 ast_moutdwm(ast, 0x1E6E0074, 0x0000FFFF); in ddr_test_2500()
1696 ast_moutdwm(ast, 0x1E6E007C, 0xFF00FF00); in ddr_test_2500()
1697 if (!mmc_test_burst(ast, 0)) in ddr_test_2500()
1705 if (!mmc_test_single_2500(ast, 0)) in ddr_test_2500()
1712 ast_moutdwm(ast, 0x1E6E0034, 0x00020080); in ddr_init_common_2500()
1713 ast_moutdwm(ast, 0x1E6E0008, 0x2003000F); in ddr_init_common_2500()
1714 ast_moutdwm(ast, 0x1E6E0038, 0x00000FFF); in ddr_init_common_2500()
1715 ast_moutdwm(ast, 0x1E6E0040, 0x88448844); in ddr_init_common_2500()
1716 ast_moutdwm(ast, 0x1E6E0044, 0x24422288); in ddr_init_common_2500()
1717 ast_moutdwm(ast, 0x1E6E0048, 0x22222222); in ddr_init_common_2500()
1718 ast_moutdwm(ast, 0x1E6E004C, 0x22222222); in ddr_init_common_2500()
1719 ast_moutdwm(ast, 0x1E6E0050, 0x80000000); in ddr_init_common_2500()
1720 ast_moutdwm(ast, 0x1E6E0208, 0x00000000); in ddr_init_common_2500()
1721 ast_moutdwm(ast, 0x1E6E0218, 0x00000000); in ddr_init_common_2500()
1722 ast_moutdwm(ast, 0x1E6E0220, 0x00000000); in ddr_init_common_2500()
1723 ast_moutdwm(ast, 0x1E6E0228, 0x00000000); in ddr_init_common_2500()
1724 ast_moutdwm(ast, 0x1E6E0230, 0x00000000); in ddr_init_common_2500()
1725 ast_moutdwm(ast, 0x1E6E02A8, 0x00000000); in ddr_init_common_2500()
1726 ast_moutdwm(ast, 0x1E6E02B0, 0x00000000); in ddr_init_common_2500()
1727 ast_moutdwm(ast, 0x1E6E0240, 0x86000000); in ddr_init_common_2500()
1728 ast_moutdwm(ast, 0x1E6E0244, 0x00008600); in ddr_init_common_2500()
1729 ast_moutdwm(ast, 0x1E6E0248, 0x80000000); in ddr_init_common_2500()
1730 ast_moutdwm(ast, 0x1E6E024C, 0x80808080); in ddr_init_common_2500()
1737 pass = 0; in ddr_phy_init_2500()
1738 ast_moutdwm(ast, 0x1E6E0060, 0x00000005); in ddr_phy_init_2500()
1740 for (timecnt = 0; timecnt < TIMEOUT; timecnt++) { in ddr_phy_init_2500()
1741 data = ast_mindwm(ast, 0x1E6E0060) & 0x1; in ddr_phy_init_2500()
1746 data = ast_mindwm(ast, 0x1E6E0300) & 0x000A0000; in ddr_phy_init_2500()
1751 ast_moutdwm(ast, 0x1E6E0060, 0x00000000); in ddr_phy_init_2500()
1753 ast_moutdwm(ast, 0x1E6E0060, 0x00000005); in ddr_phy_init_2500()
1757 ast_moutdwm(ast, 0x1E6E0060, 0x00000006); in ddr_phy_init_2500()
1762 * 1Gb : 0x80000000 ~ 0x87FFFFFF
1763 * 2Gb : 0x80000000 ~ 0x8FFFFFFF
1764 * 4Gb : 0x80000000 ~ 0x9FFFFFFF
1765 * 8Gb : 0x80000000 ~ 0xBFFFFFFF
1771 reg_04 = ast_mindwm(ast, 0x1E6E0004) & 0xfffffffc; in check_dram_size_2500()
1772 reg_14 = ast_mindwm(ast, 0x1E6E0014) & 0xffffff00; in check_dram_size_2500()
1774 ast_moutdwm(ast, 0xA0100000, 0x41424344); in check_dram_size_2500()
1775 ast_moutdwm(ast, 0x90100000, 0x35363738); in check_dram_size_2500()
1776 ast_moutdwm(ast, 0x88100000, 0x292A2B2C); in check_dram_size_2500()
1777 ast_moutdwm(ast, 0x80100000, 0x1D1E1F10); in check_dram_size_2500()
1780 if (ast_mindwm(ast, 0xA0100000) == 0x41424344) { in check_dram_size_2500()
1781 reg_04 |= 0x03; in check_dram_size_2500()
1782 reg_14 |= (tRFC >> 24) & 0xFF; in check_dram_size_2500()
1784 } else if (ast_mindwm(ast, 0x90100000) == 0x35363738) { in check_dram_size_2500()
1785 reg_04 |= 0x02; in check_dram_size_2500()
1786 reg_14 |= (tRFC >> 16) & 0xFF; in check_dram_size_2500()
1788 } else if (ast_mindwm(ast, 0x88100000) == 0x292A2B2C) { in check_dram_size_2500()
1789 reg_04 |= 0x01; in check_dram_size_2500()
1790 reg_14 |= (tRFC >> 8) & 0xFF; in check_dram_size_2500()
1792 reg_14 |= tRFC & 0xFF; in check_dram_size_2500()
1794 ast_moutdwm(ast, 0x1E6E0004, reg_04); in check_dram_size_2500()
1795 ast_moutdwm(ast, 0x1E6E0014, reg_14); in check_dram_size_2500()
1802 reg_04 = ast_mindwm(ast, 0x1E6E0004); in enable_cache_2500()
1803 ast_moutdwm(ast, 0x1E6E0004, reg_04 | 0x1000); in enable_cache_2500()
1806 data = ast_mindwm(ast, 0x1E6E0004); in enable_cache_2500()
1807 while (!(data & 0x80000)); in enable_cache_2500()
1808 ast_moutdwm(ast, 0x1E6E0004, reg_04 | 0x400); in enable_cache_2500()
1816 ast_moutdwm(ast, 0x1E6E0000, 0xFC600309); in set_mpll_2500()
1817 ast_moutdwm(ast, 0x1E6E0034, 0x00020080); in set_mpll_2500()
1818 for (addr = 0x1e6e0004; addr < 0x1e6e0090;) { in set_mpll_2500()
1819 ast_moutdwm(ast, addr, 0x0); in set_mpll_2500()
1822 ast_moutdwm(ast, 0x1E6E0034, 0x00020000); in set_mpll_2500()
1824 ast_moutdwm(ast, 0x1E6E2000, 0x1688A8A8); in set_mpll_2500()
1825 data = ast_mindwm(ast, 0x1E6E2070) & 0x00800000; in set_mpll_2500()
1828 param = 0x930023E0; in set_mpll_2500()
1829 ast_moutdwm(ast, 0x1E6E2160, 0x00011320); in set_mpll_2500()
1832 param = 0x93002400; in set_mpll_2500()
1834 ast_moutdwm(ast, 0x1E6E2020, param); in set_mpll_2500()
1840 ast_moutdwm(ast, 0x1E78505C, 0x00000004); in reset_mmc_2500()
1841 ast_moutdwm(ast, 0x1E785044, 0x00000001); in reset_mmc_2500()
1842 ast_moutdwm(ast, 0x1E785048, 0x00004755); in reset_mmc_2500()
1843 ast_moutdwm(ast, 0x1E78504C, 0x00000013); in reset_mmc_2500()
1845 ast_moutdwm(ast, 0x1E785054, 0x00000077); in reset_mmc_2500()
1846 ast_moutdwm(ast, 0x1E6E0000, 0xFC600309); in reset_mmc_2500()
1852 ast_moutdwm(ast, 0x1E6E0004, 0x00000303); in ddr3_init_2500()
1853 ast_moutdwm(ast, 0x1E6E0010, ddr_table[REGIDX_010]); in ddr3_init_2500()
1854 ast_moutdwm(ast, 0x1E6E0014, ddr_table[REGIDX_014]); in ddr3_init_2500()
1855 ast_moutdwm(ast, 0x1E6E0018, ddr_table[REGIDX_018]); in ddr3_init_2500()
1856 ast_moutdwm(ast, 0x1E6E0020, ddr_table[REGIDX_020]); /* MODEREG4/6 */ in ddr3_init_2500()
1857 ast_moutdwm(ast, 0x1E6E0024, ddr_table[REGIDX_024]); /* MODEREG5 */ in ddr3_init_2500()
1858 ast_moutdwm(ast, 0x1E6E002C, ddr_table[REGIDX_02C] | 0x100); /* MODEREG0/2 */ in ddr3_init_2500()
1859 ast_moutdwm(ast, 0x1E6E0030, ddr_table[REGIDX_030]); /* MODEREG1/3 */ in ddr3_init_2500()
1862 ast_moutdwm(ast, 0x1E6E0200, 0x02492AAE); in ddr3_init_2500()
1863 ast_moutdwm(ast, 0x1E6E0204, 0x00001001); in ddr3_init_2500()
1864 ast_moutdwm(ast, 0x1E6E020C, 0x55E00B0B); in ddr3_init_2500()
1865 ast_moutdwm(ast, 0x1E6E0210, 0x20000000); in ddr3_init_2500()
1866 ast_moutdwm(ast, 0x1E6E0214, ddr_table[REGIDX_214]); in ddr3_init_2500()
1867 ast_moutdwm(ast, 0x1E6E02E0, ddr_table[REGIDX_2E0]); in ddr3_init_2500()
1868 ast_moutdwm(ast, 0x1E6E02E4, ddr_table[REGIDX_2E4]); in ddr3_init_2500()
1869 ast_moutdwm(ast, 0x1E6E02E8, ddr_table[REGIDX_2E8]); in ddr3_init_2500()
1870 ast_moutdwm(ast, 0x1E6E02EC, ddr_table[REGIDX_2EC]); in ddr3_init_2500()
1871 ast_moutdwm(ast, 0x1E6E02F0, ddr_table[REGIDX_2F0]); in ddr3_init_2500()
1872 ast_moutdwm(ast, 0x1E6E02F4, ddr_table[REGIDX_2F4]); in ddr3_init_2500()
1873 ast_moutdwm(ast, 0x1E6E02F8, ddr_table[REGIDX_2F8]); in ddr3_init_2500()
1874 ast_moutdwm(ast, 0x1E6E0290, 0x00100008); in ddr3_init_2500()
1875 ast_moutdwm(ast, 0x1E6E02C0, 0x00000006); in ddr3_init_2500()
1878 ast_moutdwm(ast, 0x1E6E0034, 0x00020091); in ddr3_init_2500()
1883 ast_moutdwm(ast, 0x1E6E0120, ddr_table[REGIDX_PLL]); in ddr3_init_2500()
1884 ast_moutdwm(ast, 0x1E6E000C, 0x42AA5C81); in ddr3_init_2500()
1885 ast_moutdwm(ast, 0x1E6E0034, 0x0001AF93); in ddr3_init_2500()
1889 ast_moutdwm(ast, 0x1E6E001C, 0x00000008); in ddr3_init_2500()
1890 ast_moutdwm(ast, 0x1E6E0038, 0xFFFFFF00); in ddr3_init_2500()
1897 u32 min_ddr_vref = 0, min_phy_vref = 0; in ddr4_init_2500()
1898 u32 max_ddr_vref = 0, max_phy_vref = 0; in ddr4_init_2500()
1900 ast_moutdwm(ast, 0x1E6E0004, 0x00000313); in ddr4_init_2500()
1901 ast_moutdwm(ast, 0x1E6E0010, ddr_table[REGIDX_010]); in ddr4_init_2500()
1902 ast_moutdwm(ast, 0x1E6E0014, ddr_table[REGIDX_014]); in ddr4_init_2500()
1903 ast_moutdwm(ast, 0x1E6E0018, ddr_table[REGIDX_018]); in ddr4_init_2500()
1904 ast_moutdwm(ast, 0x1E6E0020, ddr_table[REGIDX_020]); /* MODEREG4/6 */ in ddr4_init_2500()
1905 ast_moutdwm(ast, 0x1E6E0024, ddr_table[REGIDX_024]); /* MODEREG5 */ in ddr4_init_2500()
1906 ast_moutdwm(ast, 0x1E6E002C, ddr_table[REGIDX_02C] | 0x100); /* MODEREG0/2 */ in ddr4_init_2500()
1907 ast_moutdwm(ast, 0x1E6E0030, ddr_table[REGIDX_030]); /* MODEREG1/3 */ in ddr4_init_2500()
1910 ast_moutdwm(ast, 0x1E6E0200, 0x42492AAE); in ddr4_init_2500()
1911 ast_moutdwm(ast, 0x1E6E0204, 0x09002000); in ddr4_init_2500()
1912 ast_moutdwm(ast, 0x1E6E020C, 0x55E00B0B); in ddr4_init_2500()
1913 ast_moutdwm(ast, 0x1E6E0210, 0x20000000); in ddr4_init_2500()
1914 ast_moutdwm(ast, 0x1E6E0214, ddr_table[REGIDX_214]); in ddr4_init_2500()
1915 ast_moutdwm(ast, 0x1E6E02E0, ddr_table[REGIDX_2E0]); in ddr4_init_2500()
1916 ast_moutdwm(ast, 0x1E6E02E4, ddr_table[REGIDX_2E4]); in ddr4_init_2500()
1917 ast_moutdwm(ast, 0x1E6E02E8, ddr_table[REGIDX_2E8]); in ddr4_init_2500()
1918 ast_moutdwm(ast, 0x1E6E02EC, ddr_table[REGIDX_2EC]); in ddr4_init_2500()
1919 ast_moutdwm(ast, 0x1E6E02F0, ddr_table[REGIDX_2F0]); in ddr4_init_2500()
1920 ast_moutdwm(ast, 0x1E6E02F4, ddr_table[REGIDX_2F4]); in ddr4_init_2500()
1921 ast_moutdwm(ast, 0x1E6E02F8, ddr_table[REGIDX_2F8]); in ddr4_init_2500()
1922 ast_moutdwm(ast, 0x1E6E0290, 0x00100008); in ddr4_init_2500()
1923 ast_moutdwm(ast, 0x1E6E02C4, 0x3C183C3C); in ddr4_init_2500()
1924 ast_moutdwm(ast, 0x1E6E02C8, 0x00631E0E); in ddr4_init_2500()
1927 ast_moutdwm(ast, 0x1E6E0034, 0x0001A991); in ddr4_init_2500()
1930 pass = 0; in ddr4_init_2500()
1932 for (retrycnt = 0; retrycnt < 4 && pass == 0; retrycnt++) { in ddr4_init_2500()
1933 max_phy_vref = 0x0; in ddr4_init_2500()
1934 pass = 0; in ddr4_init_2500()
1935 ast_moutdwm(ast, 0x1E6E02C0, 0x00001C06); in ddr4_init_2500()
1936 for (phy_vref = 0x40; phy_vref < 0x80; phy_vref++) { in ddr4_init_2500()
1937 ast_moutdwm(ast, 0x1E6E000C, 0x00000000); in ddr4_init_2500()
1938 ast_moutdwm(ast, 0x1E6E0060, 0x00000000); in ddr4_init_2500()
1939 ast_moutdwm(ast, 0x1E6E02CC, phy_vref | (phy_vref << 8)); in ddr4_init_2500()
1942 ast_moutdwm(ast, 0x1E6E000C, 0x00005C01); in ddr4_init_2500()
1945 data = ast_mindwm(ast, 0x1E6E03D0); in ddr4_init_2500()
1947 data = data & 0xff; in ddr4_init_2500()
1954 } else if (pass > 0) in ddr4_init_2500()
1958 ast_moutdwm(ast, 0x1E6E02CC, min_phy_vref | (min_phy_vref << 8)); in ddr4_init_2500()
1961 pass = 0; in ddr4_init_2500()
1963 for (retrycnt = 0; retrycnt < 4 && pass == 0; retrycnt++) { in ddr4_init_2500()
1964 min_ddr_vref = 0xFF; in ddr4_init_2500()
1965 max_ddr_vref = 0x0; in ddr4_init_2500()
1966 pass = 0; in ddr4_init_2500()
1967 for (ddr_vref = 0x00; ddr_vref < 0x40; ddr_vref++) { in ddr4_init_2500()
1968 ast_moutdwm(ast, 0x1E6E000C, 0x00000000); in ddr4_init_2500()
1969 ast_moutdwm(ast, 0x1E6E0060, 0x00000000); in ddr4_init_2500()
1970 ast_moutdwm(ast, 0x1E6E02C0, 0x00000006 | (ddr_vref << 8)); in ddr4_init_2500()
1973 ast_moutdwm(ast, 0x1E6E000C, 0x00005C01); in ddr4_init_2500()
1980 } else if (pass != 0) in ddr4_init_2500()
1985 ast_moutdwm(ast, 0x1E6E000C, 0x00000000); in ddr4_init_2500()
1986 ast_moutdwm(ast, 0x1E6E0060, 0x00000000); in ddr4_init_2500()
1988 ast_moutdwm(ast, 0x1E6E02C0, 0x00000006 | (ddr_vref << 8)); in ddr4_init_2500()
1993 ast_moutdwm(ast, 0x1E6E0120, ddr_table[REGIDX_PLL]); in ddr4_init_2500()
1994 ast_moutdwm(ast, 0x1E6E000C, 0x42AA5C81); in ddr4_init_2500()
1995 ast_moutdwm(ast, 0x1E6E0034, 0x0001AF93); in ddr4_init_2500()
1999 ast_moutdwm(ast, 0x1E6E001C, 0x00000008); in ddr4_init_2500()
2000 ast_moutdwm(ast, 0x1E6E0038, 0xFFFFFF00); in ddr4_init_2500()
2009 if (max_tries-- == 0) in ast_dram_init_2500()
2015 data = ast_mindwm(ast, 0x1E6E2070); in ast_dram_init_2500()
2016 if (data & 0x01000000) in ast_dram_init_2500()
2022 ast_moutdwm(ast, 0x1E6E2040, ast_mindwm(ast, 0x1E6E2040) | 0x41); in ast_dram_init_2500()
2025 data = ast_mindwm(ast, 0x1E6E200C) & 0xF9FFFFFF; in ast_dram_init_2500()
2026 ast_moutdwm(ast, 0x1E6E200C, data | 0x10000000); in ast_dram_init_2500()
2036 ast_moutdwm(ast, 0x1e600000, 0xAEED1A03); in ast_patch_ahb_2500()
2037 ast_moutdwm(ast, 0x1e600084, 0x00010000); in ast_patch_ahb_2500()
2038 ast_moutdwm(ast, 0x1e600088, 0x00000000); in ast_patch_ahb_2500()
2039 ast_moutdwm(ast, 0x1e6e2000, 0x1688A8A8); in ast_patch_ahb_2500()
2040 data = ast_mindwm(ast, 0x1e6e2070); in ast_patch_ahb_2500()
2041 if (data & 0x08000000) { /* check fast reset */ in ast_patch_ahb_2500()
2051 * [0]:= 1:WDT enable in ast_patch_ahb_2500()
2053 ast_moutdwm(ast, 0x1E785004, 0x00000010); in ast_patch_ahb_2500()
2054 ast_moutdwm(ast, 0x1E785008, 0x00004755); in ast_patch_ahb_2500()
2055 ast_moutdwm(ast, 0x1E78500c, 0x00000033); in ast_patch_ahb_2500()
2059 ast_moutdwm(ast, 0x1e6e2000, 0x1688A8A8); in ast_patch_ahb_2500()
2060 data = ast_mindwm(ast, 0x1e6e2000); in ast_patch_ahb_2500()
2062 ast_moutdwm(ast, 0x1e6e207c, 0x08000000); /* clear fast reset */ in ast_patch_ahb_2500()
2071 reg = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xd0, 0xff); in ast_post_chip_2500()
2072 if ((reg & AST_VRAM_INIT_STATUS_MASK) == 0) {/* vga only */ in ast_post_chip_2500()
2077 ast_moutdwm(ast, 0x1E78502C, 0x00000000); in ast_post_chip_2500()
2078 ast_moutdwm(ast, 0x1E78504C, 0x00000000); in ast_post_chip_2500()
2083 * [29]:= 1:Enable USB2.0 Host port#1 (that the mutually shared USB2.0 Hub in ast_post_chip_2500()
2086 * [14:13]:= 1x:USB2.0 Host2 controller in ast_post_chip_2500()
2089 * [18]: 0(24)/1(48) MHz) in ast_post_chip_2500()
2091 * [23]:= write 1 and then SCU70[23] will be clear as 0b. in ast_post_chip_2500()
2093 ast_moutdwm(ast, 0x1E6E2090, 0x20000000); in ast_post_chip_2500()
2094 ast_moutdwm(ast, 0x1E6E2094, 0x00004000); in ast_post_chip_2500()
2095 if (ast_mindwm(ast, 0x1E6E2070) & 0x00800000) { in ast_post_chip_2500()
2096 ast_moutdwm(ast, 0x1E6E207C, 0x00800000); in ast_post_chip_2500()
2098 ast_moutdwm(ast, 0x1E6E2070, 0x00800000); in ast_post_chip_2500()
2101 temp = ast_mindwm(ast, 0x1E6E2070); in ast_post_chip_2500()
2102 if (temp & 0x02000000) in ast_post_chip_2500()
2103 ast_moutdwm(ast, 0x1E6E207C, 0x00004000); in ast_post_chip_2500()
2106 temp = ast_read32(ast, 0x12008); in ast_post_chip_2500()
2107 temp |= 0x73; in ast_post_chip_2500()
2108 ast_write32(ast, 0x12008, temp); in ast_post_chip_2500()
2113 temp = ast_mindwm(ast, 0x1e6e2040); in ast_post_chip_2500()
2114 ast_moutdwm(ast, 0x1e6e2040, temp | 0x40); in ast_post_chip_2500()
2119 reg = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xd0, 0xff); in ast_post_chip_2500()
2120 } while ((reg & 0x40) == 0); in ast_post_chip_2500()