Lines Matching +full:fu540 +full:- +full:c000
1 // SPDX-License-Identifier: GPL-2.0
11 #include "sifive-prci.h"
12 #include "fu540-prci.h"
13 #include "fu740-prci.h"
25 * __prci_readl() - read from a PRCI register
39 return readl_relaxed(pd->va + offs); in __prci_readl()
44 writel_relaxed(v, pd->va + offs); in __prci_writel()
47 /* WRPLL-related private functions */
50 * __prci_wrpll_unpack() - unpack WRPLL configuration registers into parameters
69 c->divr = v; in __prci_wrpll_unpack()
73 c->divf = v; in __prci_wrpll_unpack()
77 c->divq = v; in __prci_wrpll_unpack()
81 c->range = v; in __prci_wrpll_unpack()
83 c->flags &= in __prci_wrpll_unpack()
87 c->flags |= WRPLL_FLAGS_INT_FEEDBACK_MASK; in __prci_wrpll_unpack()
91 * __prci_wrpll_pack() - pack PLL configuration parameters into a register value
109 r |= c->divr << PRCI_COREPLLCFG0_DIVR_SHIFT; in __prci_wrpll_pack()
110 r |= c->divf << PRCI_COREPLLCFG0_DIVF_SHIFT; in __prci_wrpll_pack()
111 r |= c->divq << PRCI_COREPLLCFG0_DIVQ_SHIFT; in __prci_wrpll_pack()
112 r |= c->range << PRCI_COREPLLCFG0_RANGE_SHIFT; in __prci_wrpll_pack()
121 * __prci_wrpll_read_cfg0() - read the WRPLL configuration from the PRCI
135 __prci_wrpll_unpack(&pwd->c, __prci_readl(pd, pwd->cfg0_offs)); in __prci_wrpll_read_cfg0()
139 * __prci_wrpll_write_cfg0() - write WRPLL configuration into the PRCI
156 __prci_writel(__prci_wrpll_pack(c), pwd->cfg0_offs, pd); in __prci_wrpll_write_cfg0()
158 memcpy(&pwd->c, c, sizeof(*c)); in __prci_wrpll_write_cfg0()
162 * __prci_wrpll_write_cfg1() - write Clock enable/disable configuration
172 __prci_writel(enable, pwd->cfg1_offs, pd); in __prci_wrpll_write_cfg1()
186 struct __prci_wrpll_data *pwd = pc->pwd; in sifive_prci_wrpll_recalc_rate()
188 return wrpll_calc_output_rate(&pwd->c, parent_rate); in sifive_prci_wrpll_recalc_rate()
196 struct __prci_wrpll_data *pwd = pc->pwd; in sifive_prci_wrpll_round_rate()
199 memcpy(&c, &pwd->c, sizeof(c)); in sifive_prci_wrpll_round_rate()
210 struct __prci_wrpll_data *pwd = pc->pwd; in sifive_prci_wrpll_set_rate()
211 struct __prci_data *pd = pc->pd; in sifive_prci_wrpll_set_rate()
214 r = wrpll_configure_for_rate(&pwd->c, rate, parent_rate); in sifive_prci_wrpll_set_rate()
218 if (pwd->enable_bypass) in sifive_prci_wrpll_set_rate()
219 pwd->enable_bypass(pd); in sifive_prci_wrpll_set_rate()
221 __prci_wrpll_write_cfg0(pd, pwd, &pwd->c); in sifive_prci_wrpll_set_rate()
223 udelay(wrpll_calc_max_lock_us(&pwd->c)); in sifive_prci_wrpll_set_rate()
231 struct __prci_wrpll_data *pwd = pc->pwd; in sifive_clk_is_enabled()
232 struct __prci_data *pd = pc->pd; in sifive_clk_is_enabled()
235 r = __prci_readl(pd, pwd->cfg1_offs); in sifive_clk_is_enabled()
246 struct __prci_wrpll_data *pwd = pc->pwd; in sifive_prci_clock_enable()
247 struct __prci_data *pd = pc->pd; in sifive_prci_clock_enable()
254 if (pwd->disable_bypass) in sifive_prci_clock_enable()
255 pwd->disable_bypass(pd); in sifive_prci_clock_enable()
263 struct __prci_wrpll_data *pwd = pc->pwd; in sifive_prci_clock_disable()
264 struct __prci_data *pd = pc->pd; in sifive_prci_clock_disable()
267 if (pwd->enable_bypass) in sifive_prci_clock_disable()
268 pwd->enable_bypass(pd); in sifive_prci_clock_disable()
270 r = __prci_readl(pd, pwd->cfg1_offs); in sifive_prci_clock_disable()
282 struct __prci_data *pd = pc->pd; in sifive_prci_tlclksel_recalc_rate()
299 struct __prci_data *pd = pc->pd; in sifive_prci_hfpclkplldiv_recalc_rate()
310 * sifive_prci_coreclksel_use_hfclk() - switch the CORECLK mux to output HFCLK
330 * sifive_prci_coreclksel_use_corepll() - switch the CORECLK mux to output
351 * sifive_prci_coreclksel_use_final_corepll() - switch the CORECLK mux to output
373 * sifive_prci_corepllsel_use_dvfscorepll() - switch the COREPLL mux to
394 * sifive_prci_corepllsel_use_corepll() - switch the COREPLL mux to
415 * sifive_prci_hfpclkpllsel_use_hfclk() - switch the HFPCLKPLL mux to
436 * sifive_prci_hfpclkpllsel_use_hfpclkpll() - switch the HFPCLKPLL mux to
460 struct __prci_data *pd = pc->pd; in sifive_prci_pcie_aux_clock_is_enabled()
474 struct __prci_data *pd = pc->pd; in sifive_prci_pcie_aux_clock_enable()
489 struct __prci_data *pd = pc->pd; in sifive_prci_pcie_aux_clock_disable()
498 * __prci_register_clocks() - register clock controls in the PRCI
500 * @pd: The pointer for PRCI per-device instance data
515 parent_count = of_clk_get_parent_count(dev->of_node); in __prci_register_clocks()
519 return -EINVAL; in __prci_register_clocks()
523 for (i = 0; i < desc->num_clks; ++i) { in __prci_register_clocks()
524 pic = &(desc->clks[i]); in __prci_register_clocks()
526 init.name = pic->name; in __prci_register_clocks()
527 init.parent_names = &pic->parent_name; in __prci_register_clocks()
529 init.ops = pic->ops; in __prci_register_clocks()
530 pic->hw.init = &init; in __prci_register_clocks()
532 pic->pd = pd; in __prci_register_clocks()
534 if (pic->pwd) in __prci_register_clocks()
535 __prci_wrpll_read_cfg0(pd, pic->pwd); in __prci_register_clocks()
537 r = devm_clk_hw_register(dev, &pic->hw); in __prci_register_clocks()
544 r = clk_hw_register_clkdev(&pic->hw, pic->name, dev_name(dev)); in __prci_register_clocks()
551 pd->hw_clks.hws[i] = &pic->hw; in __prci_register_clocks()
554 pd->hw_clks.num = i; in __prci_register_clocks()
557 &pd->hw_clks); in __prci_register_clocks()
567 * sifive_prci_probe() - initialize prci data and check parent count
574 struct device *dev = &pdev->dev; in sifive_prci_probe()
580 desc = of_device_get_match_data(&pdev->dev); in sifive_prci_probe()
582 pd = devm_kzalloc(dev, struct_size(pd, hw_clks.hws, desc->num_clks), GFP_KERNEL); in sifive_prci_probe()
584 return -ENOMEM; in sifive_prci_probe()
587 pd->va = devm_ioremap_resource(dev, res); in sifive_prci_probe()
588 if (IS_ERR(pd->va)) in sifive_prci_probe()
589 return PTR_ERR(pd->va); in sifive_prci_probe()
591 pd->reset.rcdev.owner = THIS_MODULE; in sifive_prci_probe()
592 pd->reset.rcdev.nr_resets = PRCI_RST_NR; in sifive_prci_probe()
593 pd->reset.rcdev.ops = &reset_simple_ops; in sifive_prci_probe()
594 pd->reset.rcdev.of_node = pdev->dev.of_node; in sifive_prci_probe()
595 pd->reset.active_low = true; in sifive_prci_probe()
596 pd->reset.membase = pd->va + PRCI_DEVICESRESETREG_OFFSET; in sifive_prci_probe()
597 spin_lock_init(&pd->reset.lock); in sifive_prci_probe()
599 r = devm_reset_controller_register(&pdev->dev, &pd->reset.rcdev); in sifive_prci_probe()
616 {.compatible = "sifive,fu540-c000-prci", .data = &prci_clk_fu540},
617 {.compatible = "sifive,fu740-c000-prci", .data = &prci_clk_fu740},
623 .name = "sifive-clk-prci",