Lines Matching +full:0 +full:x80800000
42 return 0; in arch_uprobe_pre_xol()
58 return 0; in check_per_event()
60 if (control == 0) in check_per_event()
63 if ((control & 0x20200000) && (cause & 0x2000)) in check_per_event()
65 if (cause & 0x8000) { in check_per_event()
67 if ((control & 0x80800000) == 0x80000000) in check_per_event()
70 if (((control & 0x80800000) == 0x80800000) && in check_per_event()
75 return 0; in check_per_event()
91 int reg = (auprobe->insn[0] & 0xf0) >> 4; in arch_uprobe_post_xol()
96 int ilen = insn_length(auprobe->insn[0] >> 8); in arch_uprobe_post_xol()
108 return 0; in arch_uprobe_post_xol()
119 if (regs->int_code & 0x200) /* Trap during transaction */ in arch_uprobe_exception_notify()
178 int __rc = 0; \
195 int __rc = 0; \
203 if (__rc == 0) \
214 int __rc = 0; \
227 psw_bits((regs)->psw).cc = 0; \
276 int rc = 0; in handle_insn_ril()
284 case 0xc0: in handle_insn_ril()
286 case 0x00: /* larl */ in handle_insn_ril()
291 case 0xc4: in handle_insn_ril()
293 case 0x02: /* llhrl */ in handle_insn_ril()
296 case 0x04: /* lghrl */ in handle_insn_ril()
299 case 0x05: /* lhrl */ in handle_insn_ril()
302 case 0x06: /* llghrl */ in handle_insn_ril()
305 case 0x08: /* lgrl */ in handle_insn_ril()
308 case 0x0c: /* lgfrl */ in handle_insn_ril()
311 case 0x0d: /* lrl */ in handle_insn_ril()
314 case 0x0e: /* llgfrl */ in handle_insn_ril()
317 case 0x07: /* sthrl */ in handle_insn_ril()
320 case 0x0b: /* stgrl */ in handle_insn_ril()
323 case 0x0f: /* strl */ in handle_insn_ril()
328 case 0xc6: in handle_insn_ril()
330 case 0x02: /* pfdrl */ in handle_insn_ril()
334 case 0x04: /* cghrl */ in handle_insn_ril()
337 case 0x05: /* chrl */ in handle_insn_ril()
340 case 0x06: /* clghrl */ in handle_insn_ril()
343 case 0x07: /* clhrl */ in handle_insn_ril()
346 case 0x08: /* cgrl */ in handle_insn_ril()
349 case 0x0a: /* clgrl */ in handle_insn_ril()
352 case 0x0c: /* cgfrl */ in handle_insn_ril()
355 case 0x0d: /* crl */ in handle_insn_ril()
358 case 0x0e: /* clgfrl */ in handle_insn_ril()
361 case 0x0f: /* clrl */ in handle_insn_ril()
370 regs->int_code = ilen << 16 | 0x0001; in handle_insn_ril()
374 regs->int_code = ilen << 16 | 0x0006; in handle_insn_ril()
378 regs->int_code = ilen << 16 | 0x0005; in handle_insn_ril()