Lines Matching +full:wakeup +full:- +full:latency +full:- +full:us
1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
3 * Device Tree Include file for NXP Layerscape-1012A family SoC.
6 * Copyright 2019-2020 NXP
10 #include <dt-bindings/clock/fsl,qoriq-clockgen.h>
11 #include <dt-bindings/interrupt-controller/arm-gic.h>
12 #include <dt-bindings/thermal/thermal.h>
16 interrupt-parent = <&gic>;
17 #address-cells = <2>;
18 #size-cells = <2>;
23 rtic-a = &rtic_a;
24 rtic-b = &rtic_b;
25 rtic-c = &rtic_c;
26 rtic-d = &rtic_d;
27 sec-mon = &sec_mon;
31 #address-cells = <1>;
32 #size-cells = <0>;
36 compatible = "arm,cortex-a53";
39 #cooling-cells = <2>;
40 cpu-idle-states = <&CPU_PH20>;
44 idle-states {
46 * PSCI node is not added default, U-boot will add missing
49 entry-method = "psci";
51 CPU_PH20: cpu-ph20 {
52 compatible = "arm,idle-state";
53 idle-state-name = "PH20";
54 arm,psci-suspend-param = <0x0>;
55 entry-latency-us = <1000>;
56 exit-latency-us = <1000>;
57 min-residency-us = <3000>;
62 compatible = "fixed-clock";
63 #clock-cells = <0>;
64 clock-frequency = <125000000>;
65 clock-output-names = "sysclk";
69 compatible = "fixed-clock";
70 #clock-cells = <0>;
71 clock-frequency = <100000000>;
72 clock-output-names = "coreclk";
76 compatible = "arm,armv8-timer";
78 <1 14 IRQ_TYPE_LEVEL_LOW>,/* Physical Non-Secure PPI */
84 compatible = "arm,armv8-pmuv3";
88 gic: interrupt-controller@1400000 {
89 compatible = "arm,gic-400";
90 #interrupt-cells = <3>;
91 interrupt-controller;
100 compatible = "syscon-reboot";
106 thermal-zones {
107 cpu_thermal: cpu-thermal {
108 polling-delay-passive = <1000>;
109 polling-delay = <5000>;
110 thermal-sensors = <&tmu 0>;
113 cpu_alert: cpu-alert {
119 cpu_crit: cpu-crit {
126 cooling-maps {
129 cooling-device =
138 compatible = "simple-bus";
139 #address-cells = <2>;
140 #size-cells = <2>;
144 compatible = "fsl,ls1021a-qspi";
145 #address-cells = <1>;
146 #size-cells = <0>;
149 reg-names = "QuadSPI", "QuadSPI-memory";
151 clock-names = "qspi_en", "qspi";
160 compatible = "fsl,ls1012a-esdhc", "fsl,esdhc";
165 voltage-ranges = <1800 1800 3300 3300>;
166 sdhci,auto-cmd12;
167 big-endian;
168 bus-width = <4>;
173 compatible = "fsl,ls1012a-scfg", "syscon";
175 big-endian;
179 compatible = "fsl,ls1012a-esdhc", "fsl,esdhc";
184 voltage-ranges = <1800 1800 3300 3300>;
185 sdhci,auto-cmd12;
186 big-endian;
187 broken-cd;
188 bus-width = <4>;
193 compatible = "fsl,sec-v5.4", "fsl,sec-v5.0",
194 "fsl,sec-v4.0";
195 fsl,sec-era = <8>;
196 #address-cells = <1>;
197 #size-cells = <1>;
201 dma-coherent;
204 compatible = "fsl,sec-v5.4-job-ring",
205 "fsl,sec-v5.0-job-ring",
206 "fsl,sec-v4.0-job-ring";
212 compatible = "fsl,sec-v5.4-job-ring",
213 "fsl,sec-v5.0-job-ring",
214 "fsl,sec-v4.0-job-ring";
220 compatible = "fsl,sec-v5.4-job-ring",
221 "fsl,sec-v5.0-job-ring",
222 "fsl,sec-v4.0-job-ring";
228 compatible = "fsl,sec-v5.4-job-ring",
229 "fsl,sec-v5.0-job-ring",
230 "fsl,sec-v4.0-job-ring";
236 compatible = "fsl,sec-v5.4-rtic",
237 "fsl,sec-v5.0-rtic",
238 "fsl,sec-v4.0-rtic";
239 #address-cells = <1>;
240 #size-cells = <1>;
244 rtic_a: rtic-a@0 {
245 compatible = "fsl,sec-v5.4-rtic-memory",
246 "fsl,sec-v5.0-rtic-memory",
247 "fsl,sec-v4.0-rtic-memory";
251 rtic_b: rtic-b@20 {
252 compatible = "fsl,sec-v5.4-rtic-memory",
253 "fsl,sec-v5.0-rtic-memory",
254 "fsl,sec-v4.0-rtic-memory";
258 rtic_c: rtic-c@40 {
259 compatible = "fsl,sec-v5.4-rtic-memory",
260 "fsl,sec-v5.0-rtic-memory",
261 "fsl,sec-v4.0-rtic-memory";
265 rtic_d: rtic-d@60 {
266 compatible = "fsl,sec-v5.4-rtic-memory",
267 "fsl,sec-v5.0-rtic-memory",
268 "fsl,sec-v4.0-rtic-memory";
275 compatible = "fsl,sec-v5.4-mon", "fsl,sec-v5.0-mon",
276 "fsl,sec-v4.0-mon";
283 compatible = "fsl,ls1012a-dcfg",
286 big-endian;
290 compatible = "fsl,ls1012a-clockgen";
292 #clock-cells = <2>;
294 clock-names = "sysclk", "coreclk";
298 compatible = "fsl,qoriq-tmu";
301 fsl,tmu-range = <0xb0000 0x9002a 0x6004c 0x60062>;
302 fsl,tmu-calibration = <0x00000000 0x00000025
341 big-endian;
342 #thermal-sensor-cells = <1>;
346 compatible = "fsl,vf610-i2c";
347 #address-cells = <1>;
348 #size-cells = <0>;
357 compatible = "fsl,vf610-i2c";
358 #address-cells = <1>;
359 #size-cells = <0>;
368 compatible = "fsl,ls1012a-dspi", "fsl,ls1021a-v1.0-dspi";
369 #address-cells = <1>;
370 #size-cells = <0>;
373 clock-names = "dspi";
376 spi-num-chipselects = <5>;
377 big-endian;
400 compatible = "fsl,qoriq-gpio";
403 gpio-controller;
404 #gpio-cells = <2>;
405 interrupt-controller;
406 #interrupt-cells = <2>;
410 compatible = "fsl,qoriq-gpio";
413 gpio-controller;
414 #gpio-cells = <2>;
415 interrupt-controller;
416 #interrupt-cells = <2>;
420 compatible = "fsl,ls1012a-wdt",
421 "fsl,imx21-wdt";
425 big-endian;
429 #sound-dai-cells = <0>;
430 compatible = "fsl,vf610-sai";
441 clock-names = "bus", "mclk1", "mclk2", "mclk3";
442 dma-names = "tx", "rx";
449 #sound-dai-cells = <0>;
450 compatible = "fsl,vf610-sai";
461 clock-names = "bus", "mclk1", "mclk2", "mclk3";
462 dma-names = "tx", "rx";
469 #dma-cells = <2>;
470 compatible = "fsl,vf610-edma";
476 interrupt-names = "edma-tx", "edma-err";
477 dma-channels = <32>;
478 big-endian;
479 clock-names = "dmamux0", "dmamux1";
491 snps,quirk-frame-length-adjustment = <0x20>;
493 snps,incr-burst-type-adjustment = <1>, <4>, <8>, <16>;
497 compatible = "fsl,ls1012a-ahci", "fsl,ls1043a-ahci";
500 reg-names = "ahci", "sata-ecc";
504 dma-coherent;
509 compatible = "fsl-usb2-dr-v2.5", "fsl-usb2-dr";
516 msi: msi-controller1@1572000 {
517 compatible = "fsl,ls1012a-msi";
519 msi-controller;
524 compatible = "fsl,ls1012a-pcie";
527 reg-names = "regs", "config";
530 interrupt-names = "aer", "pme";
531 #address-cells = <3>;
532 #size-cells = <2>;
534 num-viewport = <2>;
535 bus-range = <0x0 0xff>;
537 0x82000000 0x0 0x40000000 0x40 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
538 msi-parent = <&msi>;
539 #interrupt-cells = <1>;
540 interrupt-map-mask = <0 0 0 7>;
541 interrupt-map = <0000 0 0 1 &gic 0 110 IRQ_TYPE_LEVEL_HIGH>,
548 rcpm: power-controller@1ee2140 {
549 compatible = "fsl,ls1012a-rcpm", "fsl,qoriq-rcpm-2.1+";
551 #fsl,rcpm-wakeup-cells = <1>;
555 compatible = "fsl,ls1012a-ftm-alarm";
557 fsl,rcpm-wakeup = <&rcpm 0x20000>;
559 big-endian;
565 compatible = "linaro,optee-tz";