Lines Matching +full:rk3288 +full:- +full:dw +full:- +full:mshc
1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
3 #include <dt-bindings/gpio/gpio.h>
4 #include <dt-bindings/interrupt-controller/irq.h>
5 #include <dt-bindings/interrupt-controller/arm-gic.h>
6 #include <dt-bindings/pinctrl/rockchip.h>
7 #include <dt-bindings/clock/rk3288-cru.h>
8 #include <dt-bindings/power/rk3288-power.h>
9 #include <dt-bindings/thermal/thermal.h>
10 #include <dt-bindings/soc/rockchip,boot-mode.h>
13 #address-cells = <2>;
14 #size-cells = <2>;
16 compatible = "rockchip,rk3288";
18 interrupt-parent = <&gic>;
42 arm-pmu {
43 compatible = "arm,cortex-a12-pmu";
48 interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
52 #address-cells = <1>;
53 #size-cells = <0>;
54 enable-method = "rockchip,rk3066-smp";
59 compatible = "arm,cortex-a12";
62 operating-points-v2 = <&cpu_opp_table>;
63 #cooling-cells = <2>; /* min followed by max */
64 clock-latency = <40000>;
66 dynamic-power-coefficient = <370>;
70 compatible = "arm,cortex-a12";
73 operating-points-v2 = <&cpu_opp_table>;
74 #cooling-cells = <2>; /* min followed by max */
75 clock-latency = <40000>;
77 dynamic-power-coefficient = <370>;
81 compatible = "arm,cortex-a12";
84 operating-points-v2 = <&cpu_opp_table>;
85 #cooling-cells = <2>; /* min followed by max */
86 clock-latency = <40000>;
88 dynamic-power-coefficient = <370>;
92 compatible = "arm,cortex-a12";
95 operating-points-v2 = <&cpu_opp_table>;
96 #cooling-cells = <2>; /* min followed by max */
97 clock-latency = <40000>;
99 dynamic-power-coefficient = <370>;
103 cpu_opp_table: cpu-opp-table {
104 compatible = "operating-points-v2";
105 opp-shared;
107 opp-126000000 {
108 opp-hz = /bits/ 64 <126000000>;
109 opp-microvolt = <900000>;
111 opp-216000000 {
112 opp-hz = /bits/ 64 <216000000>;
113 opp-microvolt = <900000>;
115 opp-312000000 {
116 opp-hz = /bits/ 64 <312000000>;
117 opp-microvolt = <900000>;
119 opp-408000000 {
120 opp-hz = /bits/ 64 <408000000>;
121 opp-microvolt = <900000>;
123 opp-600000000 {
124 opp-hz = /bits/ 64 <600000000>;
125 opp-microvolt = <900000>;
127 opp-696000000 {
128 opp-hz = /bits/ 64 <696000000>;
129 opp-microvolt = <950000>;
131 opp-816000000 {
132 opp-hz = /bits/ 64 <816000000>;
133 opp-microvolt = <1000000>;
135 opp-1008000000 {
136 opp-hz = /bits/ 64 <1008000000>;
137 opp-microvolt = <1050000>;
139 opp-1200000000 {
140 opp-hz = /bits/ 64 <1200000000>;
141 opp-microvolt = <1100000>;
143 opp-1416000000 {
144 opp-hz = /bits/ 64 <1416000000>;
145 opp-microvolt = <1200000>;
147 opp-1512000000 {
148 opp-hz = /bits/ 64 <1512000000>;
149 opp-microvolt = <1300000>;
151 opp-1608000000 {
152 opp-hz = /bits/ 64 <1608000000>;
153 opp-microvolt = <1350000>;
157 reserved-memory {
158 #address-cells = <2>;
159 #size-cells = <2>;
163 * The rk3288 cannot use the memory area above 0xfe000000
172 dma-unusable@fe000000 {
178 compatible = "fixed-clock";
179 clock-frequency = <24000000>;
180 clock-output-names = "xin24m";
181 #clock-cells = <0>;
185 compatible = "arm,armv7-timer";
186 arm,cpu-registers-not-fw-configured;
191 clock-frequency = <24000000>;
192 arm,no-tick-in-suspend;
196 compatible = "rockchip,rk3288-timer";
200 clock-names = "pclk", "timer";
203 display-subsystem {
204 compatible = "rockchip,display-subsystem";
209 compatible = "rockchip,rk3288-dw-mshc";
210 max-frequency = <150000000>;
213 clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
214 fifo-depth = <0x100>;
218 reset-names = "reset";
223 compatible = "rockchip,rk3288-dw-mshc";
224 max-frequency = <150000000>;
227 clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
228 fifo-depth = <0x100>;
232 reset-names = "reset";
237 compatible = "rockchip,rk3288-dw-mshc";
238 max-frequency = <150000000>;
241 clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
242 fifo-depth = <0x100>;
246 reset-names = "reset";
251 compatible = "rockchip,rk3288-dw-mshc";
252 max-frequency = <150000000>;
255 clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
256 fifo-depth = <0x100>;
260 reset-names = "reset";
268 #io-channel-cells = <1>;
270 clock-names = "saradc", "apb_pclk";
272 reset-names = "saradc-apb";
277 compatible = "rockchip,rk3288-spi", "rockchip,rk3066-spi";
279 clock-names = "spiclk", "apb_pclk";
281 dma-names = "tx", "rx";
283 pinctrl-names = "default";
284 pinctrl-0 = <&spi0_clk &spi0_tx &spi0_rx &spi0_cs0>;
286 #address-cells = <1>;
287 #size-cells = <0>;
292 compatible = "rockchip,rk3288-spi", "rockchip,rk3066-spi";
294 clock-names = "spiclk", "apb_pclk";
296 dma-names = "tx", "rx";
298 pinctrl-names = "default";
299 pinctrl-0 = <&spi1_clk &spi1_tx &spi1_rx &spi1_cs0>;
301 #address-cells = <1>;
302 #size-cells = <0>;
307 compatible = "rockchip,rk3288-spi", "rockchip,rk3066-spi";
309 clock-names = "spiclk", "apb_pclk";
311 dma-names = "tx", "rx";
313 pinctrl-names = "default";
314 pinctrl-0 = <&spi2_clk &spi2_tx &spi2_rx &spi2_cs0>;
316 #address-cells = <1>;
317 #size-cells = <0>;
322 compatible = "rockchip,rk3288-i2c";
325 #address-cells = <1>;
326 #size-cells = <0>;
327 clock-names = "i2c";
329 pinctrl-names = "default";
330 pinctrl-0 = <&i2c1_xfer>;
335 compatible = "rockchip,rk3288-i2c";
338 #address-cells = <1>;
339 #size-cells = <0>;
340 clock-names = "i2c";
342 pinctrl-names = "default";
343 pinctrl-0 = <&i2c3_xfer>;
348 compatible = "rockchip,rk3288-i2c";
351 #address-cells = <1>;
352 #size-cells = <0>;
353 clock-names = "i2c";
355 pinctrl-names = "default";
356 pinctrl-0 = <&i2c4_xfer>;
361 compatible = "rockchip,rk3288-i2c";
364 #address-cells = <1>;
365 #size-cells = <0>;
366 clock-names = "i2c";
368 pinctrl-names = "default";
369 pinctrl-0 = <&i2c5_xfer>;
374 compatible = "rockchip,rk3288-uart", "snps,dw-apb-uart";
377 reg-shift = <2>;
378 reg-io-width = <4>;
380 clock-names = "baudclk", "apb_pclk";
382 dma-names = "tx", "rx";
383 pinctrl-names = "default";
384 pinctrl-0 = <&uart0_xfer>;
389 compatible = "rockchip,rk3288-uart", "snps,dw-apb-uart";
392 reg-shift = <2>;
393 reg-io-width = <4>;
395 clock-names = "baudclk", "apb_pclk";
397 dma-names = "tx", "rx";
398 pinctrl-names = "default";
399 pinctrl-0 = <&uart1_xfer>;
404 compatible = "rockchip,rk3288-uart", "snps,dw-apb-uart";
407 reg-shift = <2>;
408 reg-io-width = <4>;
410 clock-names = "baudclk", "apb_pclk";
411 pinctrl-names = "default";
412 pinctrl-0 = <&uart2_xfer>;
417 compatible = "rockchip,rk3288-uart", "snps,dw-apb-uart";
420 reg-shift = <2>;
421 reg-io-width = <4>;
423 clock-names = "baudclk", "apb_pclk";
425 dma-names = "tx", "rx";
426 pinctrl-names = "default";
427 pinctrl-0 = <&uart3_xfer>;
432 compatible = "rockchip,rk3288-uart", "snps,dw-apb-uart";
435 reg-shift = <2>;
436 reg-io-width = <4>;
438 clock-names = "baudclk", "apb_pclk";
440 dma-names = "tx", "rx";
441 pinctrl-names = "default";
442 pinctrl-0 = <&uart4_xfer>;
446 dmac_peri: dma-controller@ff250000 {
451 #dma-cells = <1>;
452 arm,pl330-broken-no-flushp;
453 arm,pl330-periph-burst;
455 clock-names = "apb_pclk";
458 thermal-zones {
459 reserve_thermal: reserve-thermal {
460 polling-delay-passive = <1000>; /* milliseconds */
461 polling-delay = <5000>; /* milliseconds */
463 thermal-sensors = <&tsadc 0>;
466 cpu_thermal: cpu-thermal {
467 polling-delay-passive = <100>; /* milliseconds */
468 polling-delay = <5000>; /* milliseconds */
470 thermal-sensors = <&tsadc 1>;
490 cooling-maps {
493 cooling-device =
501 cooling-device =
510 gpu_thermal: gpu-thermal {
511 polling-delay-passive = <100>; /* milliseconds */
512 polling-delay = <5000>; /* milliseconds */
514 thermal-sensors = <&tsadc 2>;
529 cooling-maps {
532 cooling-device =
540 compatible = "rockchip,rk3288-tsadc";
544 clock-names = "tsadc", "apb_pclk";
546 reset-names = "tsadc-apb";
547 pinctrl-names = "init", "default", "sleep";
548 pinctrl-0 = <&otp_pin>;
549 pinctrl-1 = <&otp_out>;
550 pinctrl-2 = <&otp_pin>;
551 #thermal-sensor-cells = <1>;
553 rockchip,hw-tshut-temp = <95000>;
558 compatible = "rockchip,rk3288-gmac";
562 interrupt-names = "macirq", "eth_wake_irq";
568 clock-names = "stmmaceth",
573 reset-names = "stmmaceth";
578 compatible = "generic-ehci";
583 phy-names = "usb";
587 /* NOTE: doesn't work on RK3288, but was fixed on RK3288W */
589 compatible = "generic-ohci";
594 phy-names = "usb";
599 compatible = "rockchip,rk3288-usb", "rockchip,rk3066-usb",
604 clock-names = "otg";
607 phy-names = "usb2-phy";
608 snps,reset-phy-on-wake;
613 compatible = "rockchip,rk3288-usb", "rockchip,rk3066-usb",
618 clock-names = "otg";
620 g-np-tx-fifo-size = <16>;
621 g-rx-fifo-size = <275>;
622 g-tx-fifo-size = <256 128 128 64 64 32>;
624 phy-names = "usb2-phy";
629 compatible = "generic-ehci";
636 dmac_bus_ns: dma-controller@ff600000 {
641 #dma-cells = <1>;
642 arm,pl330-broken-no-flushp;
643 arm,pl330-periph-burst;
645 clock-names = "apb_pclk";
650 compatible = "rockchip,rk3288-i2c";
653 #address-cells = <1>;
654 #size-cells = <0>;
655 clock-names = "i2c";
657 pinctrl-names = "default";
658 pinctrl-0 = <&i2c0_xfer>;
663 compatible = "rockchip,rk3288-i2c";
666 #address-cells = <1>;
667 #size-cells = <0>;
668 clock-names = "i2c";
670 pinctrl-names = "default";
671 pinctrl-0 = <&i2c2_xfer>;
676 compatible = "rockchip,rk3288-pwm";
678 #pwm-cells = <3>;
679 pinctrl-names = "default";
680 pinctrl-0 = <&pwm0_pin>;
686 compatible = "rockchip,rk3288-pwm";
688 #pwm-cells = <3>;
689 pinctrl-names = "default";
690 pinctrl-0 = <&pwm1_pin>;
696 compatible = "rockchip,rk3288-pwm";
698 #pwm-cells = <3>;
699 pinctrl-names = "default";
700 pinctrl-0 = <&pwm2_pin>;
706 compatible = "rockchip,rk3288-pwm";
708 #pwm-cells = <3>;
709 pinctrl-names = "default";
710 pinctrl-0 = <&pwm3_pin>;
716 compatible = "mmio-sram";
718 #address-cells = <1>;
719 #size-cells = <1>;
721 smp-sram@0 {
722 compatible = "rockchip,rk3066-smp-sram";
728 compatible = "rockchip,rk3288-pmu-sram", "mmio-sram";
732 pmu: power-management@ff730000 {
733 compatible = "rockchip,rk3288-pmu", "syscon", "simple-mfd";
736 power: power-controller {
737 compatible = "rockchip,rk3288-power-controller";
738 #power-domain-cells = <1>;
739 #address-cells = <1>;
740 #size-cells = <0>;
742 assigned-clocks = <&cru SCLK_EDP_24M>;
743 assigned-clock-parents = <&xin24m>;
768 power-domain@RK3288_PD_VIO {
804 #power-domain-cells = <0>;
811 power-domain@RK3288_PD_HEVC {
818 #power-domain-cells = <0>;
826 power-domain@RK3288_PD_VIDEO {
831 #power-domain-cells = <0>;
838 power-domain@RK3288_PD_GPU {
843 #power-domain-cells = <0>;
847 reboot-mode {
848 compatible = "syscon-reboot-mode";
850 mode-normal = <BOOT_NORMAL>;
851 mode-recovery = <BOOT_RECOVERY>;
852 mode-bootloader = <BOOT_FASTBOOT>;
853 mode-loader = <BOOT_BL_DOWNLOAD>;
858 compatible = "rockchip,rk3288-sgrf", "syscon";
862 cru: clock-controller@ff760000 {
863 compatible = "rockchip,rk3288-cru";
866 #clock-cells = <1>;
867 #reset-cells = <1>;
868 assigned-clocks = <&cru PLL_GPLL>, <&cru PLL_CPLL>,
873 assigned-clock-rates = <594000000>, <400000000>,
881 compatible = "rockchip,rk3288-grf", "syscon", "simple-mfd";
884 edp_phy: edp-phy {
885 compatible = "rockchip,rk3288-dp-phy";
887 clock-names = "24m";
888 #phy-cells = <0>;
892 io_domains: io-domains {
893 compatible = "rockchip,rk3288-io-voltage-domain";
898 compatible = "rockchip,rk3288-usb-phy";
899 #address-cells = <1>;
900 #size-cells = <0>;
903 usbphy0: usb-phy@320 {
904 #phy-cells = <0>;
907 clock-names = "phyclk";
908 #clock-cells = <0>;
910 reset-names = "phy-reset";
913 usbphy1: usb-phy@334 {
914 #phy-cells = <0>;
917 clock-names = "phyclk";
918 #clock-cells = <0>;
920 reset-names = "phy-reset";
923 usbphy2: usb-phy@348 {
924 #phy-cells = <0>;
927 clock-names = "phyclk";
928 #clock-cells = <0>;
930 reset-names = "phy-reset";
936 compatible = "rockchip,rk3288-wdt", "snps,dw-wdt";
944 compatible = "rockchip,rk3288-spdif", "rockchip,rk3066-spdif";
946 #sound-dai-cells = <0>;
948 clock-names = "mclk", "hclk";
950 dma-names = "tx";
952 pinctrl-names = "default";
953 pinctrl-0 = <&spdif_tx>;
959 compatible = "rockchip,rk3288-i2s", "rockchip,rk3066-i2s";
961 #sound-dai-cells = <0>;
964 clock-names = "i2s_clk", "i2s_hclk";
966 dma-names = "tx", "rx";
967 pinctrl-names = "default";
968 pinctrl-0 = <&i2s0_bus>;
969 rockchip,playback-channels = <8>;
970 rockchip,capture-channels = <2>;
974 crypto: cypto-controller@ff8a0000 {
975 compatible = "rockchip,rk3288-crypto";
980 clock-names = "aclk", "hclk", "sclk", "apb_pclk";
982 reset-names = "crypto-rst";
991 clock-names = "aclk", "iface";
992 #iommu-cells = <0>;
1001 clock-names = "aclk", "iface";
1002 #iommu-cells = <0>;
1003 rockchip,disable-mmu-reset;
1008 compatible = "rockchip,rk3288-rga";
1012 clock-names = "aclk", "hclk", "sclk";
1013 power-domains = <&power RK3288_PD_VIO>;
1015 reset-names = "core", "axi", "ahb";
1019 compatible = "rockchip,rk3288-vop";
1023 clock-names = "aclk_vop", "dclk_vop", "hclk_vop";
1024 power-domains = <&power RK3288_PD_VIO>;
1026 reset-names = "axi", "ahb", "dclk";
1031 #address-cells = <1>;
1032 #size-cells = <0>;
1036 remote-endpoint = <&hdmi_in_vopb>;
1041 remote-endpoint = <&edp_in_vopb>;
1046 remote-endpoint = <&mipi_in_vopb>;
1051 remote-endpoint = <&lvds_in_vopb>;
1061 clock-names = "aclk", "iface";
1062 power-domains = <&power RK3288_PD_VIO>;
1063 #iommu-cells = <0>;
1068 compatible = "rockchip,rk3288-vop";
1072 clock-names = "aclk_vop", "dclk_vop", "hclk_vop";
1073 power-domains = <&power RK3288_PD_VIO>;
1075 reset-names = "axi", "ahb", "dclk";
1080 #address-cells = <1>;
1081 #size-cells = <0>;
1085 remote-endpoint = <&hdmi_in_vopl>;
1090 remote-endpoint = <&edp_in_vopl>;
1095 remote-endpoint = <&mipi_in_vopl>;
1100 remote-endpoint = <&lvds_in_vopl>;
1110 clock-names = "aclk", "iface";
1111 power-domains = <&power RK3288_PD_VIO>;
1112 #iommu-cells = <0>;
1117 compatible = "rockchip,rk3288-mipi-dsi", "snps,dw-mipi-dsi";
1121 clock-names = "ref", "pclk";
1122 power-domains = <&power RK3288_PD_VIO>;
1128 #address-cells = <1>;
1129 #size-cells = <0>;
1132 remote-endpoint = <&vopb_out_mipi>;
1136 remote-endpoint = <&vopl_out_mipi>;
1143 compatible = "rockchip,rk3288-lvds";
1146 clock-names = "pclk_lvds";
1147 pinctrl-names = "lcdc";
1148 pinctrl-0 = <&lcdc_ctl>;
1149 power-domains = <&power RK3288_PD_VIO>;
1154 #address-cells = <1>;
1155 #size-cells = <0>;
1160 #address-cells = <1>;
1161 #size-cells = <0>;
1165 remote-endpoint = <&vopb_out_lvds>;
1169 remote-endpoint = <&vopl_out_lvds>;
1176 compatible = "rockchip,rk3288-dp";
1180 clock-names = "dp", "pclk";
1182 phy-names = "dp";
1184 reset-names = "dp";
1189 #address-cells = <1>;
1190 #size-cells = <0>;
1193 #address-cells = <1>;
1194 #size-cells = <0>;
1197 remote-endpoint = <&vopb_out_edp>;
1201 remote-endpoint = <&vopl_out_edp>;
1208 compatible = "rockchip,rk3288-dw-hdmi";
1210 reg-io-width = <4>;
1211 #sound-dai-cells = <0>;
1215 clock-names = "iahb", "isfr", "cec";
1216 power-domains = <&power RK3288_PD_VIO>;
1221 #address-cells = <1>;
1222 #size-cells = <0>;
1225 remote-endpoint = <&vopb_out_hdmi>;
1229 remote-endpoint = <&vopl_out_hdmi>;
1235 vpu: video-codec@ff9a0000 {
1236 compatible = "rockchip,rk3288-vpu";
1240 interrupt-names = "vepu", "vdpu";
1242 clock-names = "aclk", "hclk";
1244 power-domains = <&power RK3288_PD_VIDEO>;
1252 clock-names = "aclk", "iface";
1253 #iommu-cells = <0>;
1254 power-domains = <&power RK3288_PD_VIDEO>;
1262 clock-names = "aclk", "iface";
1263 #iommu-cells = <0>;
1268 compatible = "rockchip,rk3288-mali", "arm,mali-t760";
1273 interrupt-names = "job", "mmu", "gpu";
1275 operating-points-v2 = <&gpu_opp_table>;
1276 #cooling-cells = <2>; /* min followed by max */
1277 power-domains = <&power RK3288_PD_GPU>;
1281 gpu_opp_table: gpu-opp-table {
1282 compatible = "operating-points-v2";
1284 opp-100000000 {
1285 opp-hz = /bits/ 64 <100000000>;
1286 opp-microvolt = <950000>;
1288 opp-200000000 {
1289 opp-hz = /bits/ 64 <200000000>;
1290 opp-microvolt = <950000>;
1292 opp-300000000 {
1293 opp-hz = /bits/ 64 <300000000>;
1294 opp-microvolt = <1000000>;
1296 opp-400000000 {
1297 opp-hz = /bits/ 64 <400000000>;
1298 opp-microvolt = <1100000>;
1300 opp-600000000 {
1301 opp-hz = /bits/ 64 <600000000>;
1302 opp-microvolt = <1250000>;
1307 compatible = "rockchip,rk3288-qos", "syscon";
1312 compatible = "rockchip,rk3288-qos", "syscon";
1317 compatible = "rockchip,rk3288-qos", "syscon";
1322 compatible = "rockchip,rk3288-qos", "syscon";
1327 compatible = "rockchip,rk3288-qos", "syscon";
1332 compatible = "rockchip,rk3288-qos", "syscon";
1337 compatible = "rockchip,rk3288-qos", "syscon";
1342 compatible = "rockchip,rk3288-qos", "syscon";
1347 compatible = "rockchip,rk3288-qos", "syscon";
1352 compatible = "rockchip,rk3288-qos", "syscon";
1357 compatible = "rockchip,rk3288-qos", "syscon";
1362 compatible = "rockchip,rk3288-qos", "syscon";
1367 compatible = "rockchip,rk3288-qos", "syscon";
1372 compatible = "rockchip,rk3288-qos", "syscon";
1376 dmac_bus_s: dma-controller@ffb20000 {
1381 #dma-cells = <1>;
1382 arm,pl330-broken-no-flushp;
1383 arm,pl330-periph-burst;
1385 clock-names = "apb_pclk";
1389 compatible = "rockchip,rk3288-efuse";
1391 #address-cells = <1>;
1392 #size-cells = <1>;
1394 clock-names = "pclk_efuse";
1396 cpu_id: cpu-id@7 {
1404 gic: interrupt-controller@ffc01000 {
1405 compatible = "arm,gic-400";
1406 interrupt-controller;
1407 #interrupt-cells = <3>;
1408 #address-cells = <0>;
1418 compatible = "rockchip,rk3288-pinctrl";
1421 #address-cells = <2>;
1422 #size-cells = <2>;
1426 compatible = "rockchip,gpio-bank";
1431 gpio-controller;
1432 #gpio-cells = <2>;
1434 interrupt-controller;
1435 #interrupt-cells = <2>;
1439 compatible = "rockchip,gpio-bank";
1444 gpio-controller;
1445 #gpio-cells = <2>;
1447 interrupt-controller;
1448 #interrupt-cells = <2>;
1452 compatible = "rockchip,gpio-bank";
1457 gpio-controller;
1458 #gpio-cells = <2>;
1460 interrupt-controller;
1461 #interrupt-cells = <2>;
1465 compatible = "rockchip,gpio-bank";
1470 gpio-controller;
1471 #gpio-cells = <2>;
1473 interrupt-controller;
1474 #interrupt-cells = <2>;
1478 compatible = "rockchip,gpio-bank";
1483 gpio-controller;
1484 #gpio-cells = <2>;
1486 interrupt-controller;
1487 #interrupt-cells = <2>;
1491 compatible = "rockchip,gpio-bank";
1496 gpio-controller;
1497 #gpio-cells = <2>;
1499 interrupt-controller;
1500 #interrupt-cells = <2>;
1504 compatible = "rockchip,gpio-bank";
1509 gpio-controller;
1510 #gpio-cells = <2>;
1512 interrupt-controller;
1513 #interrupt-cells = <2>;
1517 compatible = "rockchip,gpio-bank";
1522 gpio-controller;
1523 #gpio-cells = <2>;
1525 interrupt-controller;
1526 #interrupt-cells = <2>;
1530 compatible = "rockchip,gpio-bank";
1535 gpio-controller;
1536 #gpio-cells = <2>;
1538 interrupt-controller;
1539 #interrupt-cells = <2>;
1543 hdmi_cec_c0: hdmi-cec-c0 {
1547 hdmi_cec_c7: hdmi-cec-c7 {
1551 hdmi_ddc: hdmi-ddc {
1556 hdmi_ddc_unwedge: hdmi-ddc-unwedge {
1562 pcfg_output_low: pcfg-output-low {
1563 output-low;
1566 pcfg_pull_up: pcfg-pull-up {
1567 bias-pull-up;
1570 pcfg_pull_down: pcfg-pull-down {
1571 bias-pull-down;
1574 pcfg_pull_none: pcfg-pull-none {
1575 bias-disable;
1578 pcfg_pull_none_12ma: pcfg-pull-none-12ma {
1579 bias-disable;
1580 drive-strength = <12>;
1584 global_pwroff: global-pwroff {
1588 ddrio_pwroff: ddrio-pwroff {
1592 ddr0_retention: ddr0-retention {
1596 ddr1_retention: ddr1-retention {
1602 edp_hpd: edp-hpd {
1608 i2c0_xfer: i2c0-xfer {
1615 i2c1_xfer: i2c1-xfer {
1622 i2c2_xfer: i2c2-xfer {
1629 i2c3_xfer: i2c3-xfer {
1636 i2c4_xfer: i2c4-xfer {
1643 i2c5_xfer: i2c5-xfer {
1650 i2s0_bus: i2s0-bus {
1661 lcdc_ctl: lcdc-ctl {
1670 sdmmc_clk: sdmmc-clk {
1674 sdmmc_cmd: sdmmc-cmd {
1678 sdmmc_cd: sdmmc-cd {
1682 sdmmc_bus1: sdmmc-bus1 {
1686 sdmmc_bus4: sdmmc-bus4 {
1695 sdio0_bus1: sdio0-bus1 {
1699 sdio0_bus4: sdio0-bus4 {
1706 sdio0_cmd: sdio0-cmd {
1710 sdio0_clk: sdio0-clk {
1714 sdio0_cd: sdio0-cd {
1718 sdio0_wp: sdio0-wp {
1722 sdio0_pwr: sdio0-pwr {
1726 sdio0_bkpwr: sdio0-bkpwr {
1730 sdio0_int: sdio0-int {
1736 sdio1_bus1: sdio1-bus1 {
1740 sdio1_bus4: sdio1-bus4 {
1747 sdio1_cd: sdio1-cd {
1751 sdio1_wp: sdio1-wp {
1755 sdio1_bkpwr: sdio1-bkpwr {
1759 sdio1_int: sdio1-int {
1763 sdio1_cmd: sdio1-cmd {
1767 sdio1_clk: sdio1-clk {
1771 sdio1_pwr: sdio1-pwr {
1777 emmc_clk: emmc-clk {
1781 emmc_cmd: emmc-cmd {
1785 emmc_pwr: emmc-pwr {
1789 emmc_bus1: emmc-bus1 {
1793 emmc_bus4: emmc-bus4 {
1800 emmc_bus8: emmc-bus8 {
1813 spi0_clk: spi0-clk {
1816 spi0_cs0: spi0-cs0 {
1819 spi0_tx: spi0-tx {
1822 spi0_rx: spi0-rx {
1825 spi0_cs1: spi0-cs1 {
1830 spi1_clk: spi1-clk {
1833 spi1_cs0: spi1-cs0 {
1836 spi1_rx: spi1-rx {
1839 spi1_tx: spi1-tx {
1845 spi2_cs1: spi2-cs1 {
1848 spi2_clk: spi2-clk {
1851 spi2_cs0: spi2-cs0 {
1854 spi2_rx: spi2-rx {
1857 spi2_tx: spi2-tx {
1863 uart0_xfer: uart0-xfer {
1868 uart0_cts: uart0-cts {
1872 uart0_rts: uart0-rts {
1878 uart1_xfer: uart1-xfer {
1883 uart1_cts: uart1-cts {
1887 uart1_rts: uart1-rts {
1893 uart2_xfer: uart2-xfer {
1901 uart3_xfer: uart3-xfer {
1906 uart3_cts: uart3-cts {
1910 uart3_rts: uart3-rts {
1916 uart4_xfer: uart4-xfer {
1921 uart4_cts: uart4-cts {
1925 uart4_rts: uart4-rts {
1931 otp_pin: otp-pin {
1935 otp_out: otp-out {
1941 pwm0_pin: pwm0-pin {
1947 pwm1_pin: pwm1-pin {
1953 pwm2_pin: pwm2-pin {
1959 pwm3_pin: pwm3-pin {
1965 rgmii_pins: rgmii-pins {
1983 rmii_pins: rmii-pins {
1998 spdif_tx: spdif-tx {