Lines Matching +full:tx +full:- +full:threshold
1 /* SPDX-License-Identifier: GPL-2.0-or-later */
21 /* QE I-RAM */
23 __be32 iadd; /* I-RAM Address Register */
24 __be32 idata; /* I-RAM Data Register */
26 __be32 iready; /* I-RAM Ready Register */
62 __be32 cetscr; /* QE time-stamp timer control register */
63 __be32 cetsr1; /* QE time-stamp register 1 */
64 __be32 cetsr2; /* QE time-stamp register 2 */
166 u8 sitarc1; /* SI1 RAM counter Tx TDMA */
167 u8 sitbrc1; /* SI1 RAM counter Tx TDMB */
168 u8 sitcrc1; /* SI1 RAM counter Tx TDMC */
169 u8 sitdrc1; /* SI1 RAM counter Tx TDMD */
186 u8 siterc1; /* SI1 RAM counter Tx TDME 8 bits */
187 u8 sitfrc1; /* SI1 RAM counter Tx TDMF 8 bits */
188 u8 sitgrc1; /* SI1 RAM counter Tx TDMG 8 bits */
189 u8 sithrc1; /* SI1 RAM counter Tx TDMH 8 bits */
202 u8 tx[0x400]; member
239 __be16 upsmr; /* UCCx protocol-specific mode register */
257 __be32 upsmr; /* UCCx protocol-specific mode register */
269 __be16 urfet; /* UCC receive FIFO emergency threshold */
271 threshold */
275 __be16 utfet; /* UCC transmit FIFO emergency threshold */
277 __be16 utftt; /* UCC transmit FIFO transmit threshold */
304 __be32 upstpa; /* UTOPIA/POS STPA threshold */
354 __be32 sdtr1; /* SDMA system bus threshold register */
355 __be32 sdtr2; /* SDMA secondary bus threshold register */
419 u8 res4[0x100-0xf8];
423 struct qe_iram iram; /* I-RAM */
448 struct dbg dbg; /* 0x104080 - 0x1040FF
450 struct rsp rsp[0x2]; /* 0x104100 - 0x1042FF
453 u8 res14[0x300]; /* 0x104300 - 0x1045FF */
454 u8 res15[0x3A00]; /* 0x104600 - 0x107FFF */
455 u8 res16[0x8000]; /* 0x108000 - 0x110000 */
456 u8 muram[0xC000]; /* 0x110000 - 0x11C000
457 Multi-user RAM */
458 u8 res17[0x24000]; /* 0x11C000 - 0x140000 */
459 u8 res18[0xC0000]; /* 0x140000 - 0x200000 */