Lines Matching refs:NCR5380_read

219 		if ((NCR5380_read(reg1) & bit1) == val1)  in NCR5380_poll_politely2()
221 if ((NCR5380_read(reg2) & bit2) == val2) in NCR5380_poll_politely2()
232 if ((NCR5380_read(reg1) & bit1) == val1) in NCR5380_poll_politely2()
234 if ((NCR5380_read(reg2) & bit2) == val2) in NCR5380_poll_politely2()
302 status = NCR5380_read(STATUS_REG); in NCR5380_print()
303 mr = NCR5380_read(MODE_REG); in NCR5380_print()
304 icr = NCR5380_read(INITIATOR_COMMAND_REG); in NCR5380_print()
305 basr = NCR5380_read(BUS_AND_STATUS_REG); in NCR5380_print()
352 status = NCR5380_read(STATUS_REG); in NCR5380_print_phase()
449 NCR5380_read(STATUS_REG); in NCR5380_init()
478 for (pass = 1; (NCR5380_read(STATUS_REG) & SR_BSY) && pass <= 6; ++pass) { in NCR5380_maybe_reset_bus()
766 if ((NCR5380_read(BUS_AND_STATUS_REG) & in NCR5380_dma_complete()
769 saved_data = NCR5380_read(INPUT_DATA_REG); in NCR5380_dma_complete()
783 if ((NCR5380_read(BUS_AND_STATUS_REG) & (BASR_PHASE_MATCH | BASR_ACK)) == in NCR5380_dma_complete()
786 NCR5380_read(BUS_AND_STATUS_REG)); in NCR5380_dma_complete()
795 NCR5380_read(RESET_PARITY_INTERRUPT_REG); in NCR5380_dma_complete()
808 if ((NCR5380_read(STATUS_REG) & PHASE_MASK) == p && (p & SR_IO)) { in NCR5380_dma_complete()
872 basr = NCR5380_read(BUS_AND_STATUS_REG); in NCR5380_intr()
874 unsigned char mr = NCR5380_read(MODE_REG); in NCR5380_intr()
875 unsigned char sr = NCR5380_read(STATUS_REG); in NCR5380_intr()
893 NCR5380_read(RESET_PARITY_INTERRUPT_REG); in NCR5380_intr()
895 } else if ((NCR5380_read(CURRENT_SCSI_DATA_REG) & hostdata->id_mask) && in NCR5380_intr()
899 NCR5380_read(RESET_PARITY_INTERRUPT_REG); in NCR5380_intr()
911 NCR5380_read(RESET_PARITY_INTERRUPT_REG); in NCR5380_intr()
1012 if (!(NCR5380_read(MODE_REG) & MR_ARBITRATE)) { in NCR5380_select()
1033 if ((NCR5380_read(INITIATOR_COMMAND_REG) & ICR_ARBITRATION_LOST) || in NCR5380_select()
1034 (NCR5380_read(CURRENT_SCSI_DATA_REG) & hostdata->id_higher_mask) || in NCR5380_select()
1035 (NCR5380_read(INITIATOR_COMMAND_REG) & ICR_ARBITRATION_LOST)) { in NCR5380_select()
1062 if (!(NCR5380_read(MODE_REG) & MR_ARBITRATE)) in NCR5380_select()
1137 if ((NCR5380_read(STATUS_REG) & (SR_SEL | SR_IO)) == (SR_SEL | SR_IO)) { in NCR5380_select()
1283 if ((NCR5380_read(STATUS_REG) & PHASE_MASK) != p) { in NCR5380_transfer_pio()
1293 *d = NCR5380_read(CURRENT_SCSI_DATA_REG); in NCR5380_transfer_pio()
1351 tmp = NCR5380_read(STATUS_REG); in NCR5380_transfer_pio()
1386 PHASE_SR_TO_TCR(NCR5380_read(STATUS_REG) & PHASE_MASK)); in do_reset()
1390 (void)NCR5380_read(RESET_PARITY_INTERRUPT_REG); in do_reset()
1426 tmp = NCR5380_read(STATUS_REG) & PHASE_MASK; in do_abort()
1487 if ((tmp = (NCR5380_read(STATUS_REG) & PHASE_MASK)) != p) { in NCR5380_transfer_dma()
1631 d[*count - 1] = NCR5380_read(INPUT_DATA_REG); in NCR5380_transfer_dma()
1686 tmp = NCR5380_read(STATUS_REG); in NCR5380_information_transfer()
1723 while (NCR5380_read(STATUS_REG) & SR_REQ) in NCR5380_information_transfer()
2035 target_mask = NCR5380_read(CURRENT_SCSI_DATA_REG) & ~(hostdata->id_mask); in NCR5380_reselect()
2066 if ((NCR5380_read(STATUS_REG) & (SR_BSY | SR_SEL)) == 0) in NCR5380_reselect()
2079 msg[0] = NCR5380_read(CURRENT_SCSI_DATA_REG); in NCR5380_reselect()