Lines Matching +full:0 +full:x30000
12 [MT_TOP_CFG_BASE] = 0x01000,
13 [MT_HW_BASE] = 0x01000,
14 [MT_PCIE_REMAP_2] = 0x02504,
15 [MT_ARB_BASE] = 0x20c00,
16 [MT_HIF_BASE] = 0x04000,
17 [MT_CSR_BASE] = 0x07000,
18 [MT_PLE_BASE] = 0x08000,
19 [MT_PSE_BASE] = 0x0c000,
20 [MT_CFG_BASE] = 0x20200,
21 [MT_AGG_BASE] = 0x20a00,
22 [MT_TMAC_BASE] = 0x21000,
23 [MT_RMAC_BASE] = 0x21200,
24 [MT_DMA_BASE] = 0x21800,
25 [MT_PF_BASE] = 0x22000,
26 [MT_WTBL_BASE_ON] = 0x23000,
27 [MT_WTBL_BASE_OFF] = 0x23400,
28 [MT_LPON_BASE] = 0x24200,
29 [MT_MIB_BASE] = 0x24800,
30 [MT_WTBL_BASE_ADDR] = 0x30000,
31 [MT_PCIE_REMAP_BASE2] = 0x80000,
32 [MT_TOP_MISC_BASE] = 0xc0000,
33 [MT_EFUSE_ADDR_BASE] = 0x81070000,
37 [MT_TOP_CFG_BASE] = 0x01000,
38 [MT_HW_BASE] = 0x02000,
39 [MT_DMA_SHDL_BASE] = 0x06000,
40 [MT_PCIE_REMAP_2] = 0x0700c,
41 [MT_ARB_BASE] = 0x20c00,
42 [MT_HIF_BASE] = 0x04000,
43 [MT_CSR_BASE] = 0x07000,
44 [MT_PLE_BASE] = 0x08000,
45 [MT_PSE_BASE] = 0x0c000,
46 [MT_PP_BASE] = 0x0e000,
47 [MT_CFG_BASE] = 0x20000,
48 [MT_AGG_BASE] = 0x22000,
49 [MT_TMAC_BASE] = 0x24000,
50 [MT_RMAC_BASE] = 0x25000,
51 [MT_DMA_BASE] = 0x27000,
52 [MT_PF_BASE] = 0x28000,
53 [MT_WTBL_BASE_ON] = 0x29000,
54 [MT_WTBL_BASE_OFF] = 0x29800,
55 [MT_LPON_BASE] = 0x2b000,
56 [MT_MIB_BASE] = 0x2d000,
57 [MT_WTBL_BASE_ADDR] = 0x30000,
58 [MT_PCIE_REMAP_BASE2] = 0x90000,
59 [MT_TOP_MISC_BASE] = 0xc0000,
60 [MT_EFUSE_ADDR_BASE] = 0x78011000,
91 mt76_wr(dev, MT_INT_MASK_CSR, 0); in mt7615_irq_handler()
104 u32 intr, mask = 0, tx_mcu_mask = mt7615_tx_mcu_int_mask(dev); in mt7615_irq_tasklet()
106 mt76_wr(dev, MT_INT_MASK_CSR, 0); in mt7615_irq_tasklet()
117 mt76_set_irq_mask(&dev->mt76, MT_INT_MASK_CSR, mask, 0); in mt7615_irq_tasklet()
122 if (intr & MT_INT_RX_DONE(0)) in mt7615_irq_tasklet()
123 napi_schedule(&dev->mt76.napi[0]); in mt7615_irq_tasklet()
141 if (addr < 0x100000) in __mt7615_reg_addr()
211 (mt76_rr(dev, MT_HW_REV) & 0xff); in mt7615_mmio_probe()
227 mt76_wr(dev, MT_INT_MASK_CSR, 0); in mt7615_mmio_probe()
241 return 0; in mt7615_mmio_probe()