Lines Matching +full:0 +full:x00a08000

88 #define RADIO_REG_MAX_READ 0x2ad
104 for (i = 0; i < RADIO_REG_MAX_READ; i++) { in iwl_read_radio_regs()
132 /* No need to try to read the data if the length is 0 */ in iwl_fwrt_dump_rxf()
133 if (fifo_len == 0) in iwl_fwrt_dump_rxf()
158 iwl_trans_write_prph(fwrt->trans, RXF_SET_FENCE_MODE + offset, 0x1); in iwl_fwrt_dump_rxf()
160 iwl_trans_write_prph(fwrt->trans, RXF_LD_WR2FENCE + offset, 0x1); in iwl_fwrt_dump_rxf()
163 RXF_LD_FENCE_OFFSET_ADDR + offset, 0x0); in iwl_fwrt_dump_rxf()
167 for (i = 0; i < fifo_len; i++) in iwl_fwrt_dump_rxf()
187 /* No need to try to read the data if the length is 0 */ in iwl_fwrt_dump_txf()
188 if (fifo_len == 0) in iwl_fwrt_dump_txf()
221 for (i = 0; i < fifo_len; i++) in iwl_fwrt_dump_txf()
242 cfg->lmac[0].rxfifo1_size, 0, 0); in iwl_fw_dump_rxf()
274 for (i = 0; i < fwrt->smem_cfg.num_txfifo_entries; i++) { in iwl_fw_dump_txf()
278 cfg->lmac[0].txfifo_size[i], 0, i); in iwl_fw_dump_txf()
283 for (i = 0; i < fwrt->smem_cfg.num_txfifo_entries; in iwl_fw_dump_txf()
301 for (i = 0; in iwl_fw_dump_txf()
308 /* No need to try to read the data if the length is 0 */ in iwl_fw_dump_txf()
309 if (fifo_len == 0) in iwl_fw_dump_txf()
351 for (j = 0; j < fifo_len; j++) in iwl_fw_dump_txf()
362 #define IWL8260_ICCM_OFFSET 0x44000 /* Only for B-step */
363 #define IWL8260_ICCM_LEN 0xC000 /* Only for B-step */
370 { .start = 0x00a00000, .end = 0x00a00000 },
371 { .start = 0x00a0000c, .end = 0x00a00024 },
372 { .start = 0x00a0002c, .end = 0x00a0003c },
373 { .start = 0x00a00410, .end = 0x00a00418 },
374 { .start = 0x00a00420, .end = 0x00a00420 },
375 { .start = 0x00a00428, .end = 0x00a00428 },
376 { .start = 0x00a00430, .end = 0x00a0043c },
377 { .start = 0x00a00444, .end = 0x00a00444 },
378 { .start = 0x00a004c0, .end = 0x00a004cc },
379 { .start = 0x00a004d8, .end = 0x00a004d8 },
380 { .start = 0x00a004e0, .end = 0x00a004f0 },
381 { .start = 0x00a00840, .end = 0x00a00840 },
382 { .start = 0x00a00850, .end = 0x00a00858 },
383 { .start = 0x00a01004, .end = 0x00a01008 },
384 { .start = 0x00a01010, .end = 0x00a01010 },
385 { .start = 0x00a01018, .end = 0x00a01018 },
386 { .start = 0x00a01024, .end = 0x00a01024 },
387 { .start = 0x00a0102c, .end = 0x00a01034 },
388 { .start = 0x00a0103c, .end = 0x00a01040 },
389 { .start = 0x00a01048, .end = 0x00a01094 },
390 { .start = 0x00a01c00, .end = 0x00a01c20 },
391 { .start = 0x00a01c58, .end = 0x00a01c58 },
392 { .start = 0x00a01c7c, .end = 0x00a01c7c },
393 { .start = 0x00a01c28, .end = 0x00a01c54 },
394 { .start = 0x00a01c5c, .end = 0x00a01c5c },
395 { .start = 0x00a01c60, .end = 0x00a01cdc },
396 { .start = 0x00a01ce0, .end = 0x00a01d0c },
397 { .start = 0x00a01d18, .end = 0x00a01d20 },
398 { .start = 0x00a01d2c, .end = 0x00a01d30 },
399 { .start = 0x00a01d40, .end = 0x00a01d5c },
400 { .start = 0x00a01d80, .end = 0x00a01d80 },
401 { .start = 0x00a01d98, .end = 0x00a01d9c },
402 { .start = 0x00a01da8, .end = 0x00a01da8 },
403 { .start = 0x00a01db8, .end = 0x00a01df4 },
404 { .start = 0x00a01dc0, .end = 0x00a01dfc },
405 { .start = 0x00a01e00, .end = 0x00a01e2c },
406 { .start = 0x00a01e40, .end = 0x00a01e60 },
407 { .start = 0x00a01e68, .end = 0x00a01e6c },
408 { .start = 0x00a01e74, .end = 0x00a01e74 },
409 { .start = 0x00a01e84, .end = 0x00a01e90 },
410 { .start = 0x00a01e9c, .end = 0x00a01ec4 },
411 { .start = 0x00a01ed0, .end = 0x00a01ee0 },
412 { .start = 0x00a01f00, .end = 0x00a01f1c },
413 { .start = 0x00a01f44, .end = 0x00a01ffc },
414 { .start = 0x00a02000, .end = 0x00a02048 },
415 { .start = 0x00a02068, .end = 0x00a020f0 },
416 { .start = 0x00a02100, .end = 0x00a02118 },
417 { .start = 0x00a02140, .end = 0x00a0214c },
418 { .start = 0x00a02168, .end = 0x00a0218c },
419 { .start = 0x00a021c0, .end = 0x00a021c0 },
420 { .start = 0x00a02400, .end = 0x00a02410 },
421 { .start = 0x00a02418, .end = 0x00a02420 },
422 { .start = 0x00a02428, .end = 0x00a0242c },
423 { .start = 0x00a02434, .end = 0x00a02434 },
424 { .start = 0x00a02440, .end = 0x00a02460 },
425 { .start = 0x00a02468, .end = 0x00a024b0 },
426 { .start = 0x00a024c8, .end = 0x00a024cc },
427 { .start = 0x00a02500, .end = 0x00a02504 },
428 { .start = 0x00a0250c, .end = 0x00a02510 },
429 { .start = 0x00a02540, .end = 0x00a02554 },
430 { .start = 0x00a02580, .end = 0x00a025f4 },
431 { .start = 0x00a02600, .end = 0x00a0260c },
432 { .start = 0x00a02648, .end = 0x00a02650 },
433 { .start = 0x00a02680, .end = 0x00a02680 },
434 { .start = 0x00a026c0, .end = 0x00a026d0 },
435 { .start = 0x00a02700, .end = 0x00a0270c },
436 { .start = 0x00a02804, .end = 0x00a02804 },
437 { .start = 0x00a02818, .end = 0x00a0281c },
438 { .start = 0x00a02c00, .end = 0x00a02db4 },
439 { .start = 0x00a02df4, .end = 0x00a02fb0 },
440 { .start = 0x00a03000, .end = 0x00a03014 },
441 { .start = 0x00a0301c, .end = 0x00a0302c },
442 { .start = 0x00a03034, .end = 0x00a03038 },
443 { .start = 0x00a03040, .end = 0x00a03048 },
444 { .start = 0x00a03060, .end = 0x00a03068 },
445 { .start = 0x00a03070, .end = 0x00a03074 },
446 { .start = 0x00a0307c, .end = 0x00a0307c },
447 { .start = 0x00a03080, .end = 0x00a03084 },
448 { .start = 0x00a0308c, .end = 0x00a03090 },
449 { .start = 0x00a03098, .end = 0x00a03098 },
450 { .start = 0x00a030a0, .end = 0x00a030a0 },
451 { .start = 0x00a030a8, .end = 0x00a030b4 },
452 { .start = 0x00a030bc, .end = 0x00a030bc },
453 { .start = 0x00a030c0, .end = 0x00a0312c },
454 { .start = 0x00a03c00, .end = 0x00a03c5c },
455 { .start = 0x00a04400, .end = 0x00a04454 },
456 { .start = 0x00a04460, .end = 0x00a04474 },
457 { .start = 0x00a044c0, .end = 0x00a044ec },
458 { .start = 0x00a04500, .end = 0x00a04504 },
459 { .start = 0x00a04510, .end = 0x00a04538 },
460 { .start = 0x00a04540, .end = 0x00a04548 },
461 { .start = 0x00a04560, .end = 0x00a0457c },
462 { .start = 0x00a04590, .end = 0x00a04598 },
463 { .start = 0x00a045c0, .end = 0x00a045f4 },
467 { .start = 0x00a05c00, .end = 0x00a05c18 },
468 { .start = 0x00a05400, .end = 0x00a056e8 },
469 { .start = 0x00a08000, .end = 0x00a098bc },
470 { .start = 0x00a02400, .end = 0x00a02758 },
471 { .start = 0x00a04764, .end = 0x00a0476c },
472 { .start = 0x00a04770, .end = 0x00a04774 },
473 { .start = 0x00a04620, .end = 0x00a04624 },
477 { .start = 0x00a00000, .end = 0x00a00000 },
478 { .start = 0x00a0000c, .end = 0x00a00024 },
479 { .start = 0x00a0002c, .end = 0x00a00034 },
480 { .start = 0x00a0003c, .end = 0x00a0003c },
481 { .start = 0x00a00410, .end = 0x00a00418 },
482 { .start = 0x00a00420, .end = 0x00a00420 },
483 { .start = 0x00a00428, .end = 0x00a00428 },
484 { .start = 0x00a00430, .end = 0x00a0043c },
485 { .start = 0x00a00444, .end = 0x00a00444 },
486 { .start = 0x00a00840, .end = 0x00a00840 },
487 { .start = 0x00a00850, .end = 0x00a00858 },
488 { .start = 0x00a01004, .end = 0x00a01008 },
489 { .start = 0x00a01010, .end = 0x00a01010 },
490 { .start = 0x00a01018, .end = 0x00a01018 },
491 { .start = 0x00a01024, .end = 0x00a01024 },
492 { .start = 0x00a0102c, .end = 0x00a01034 },
493 { .start = 0x00a0103c, .end = 0x00a01040 },
494 { .start = 0x00a01048, .end = 0x00a01050 },
495 { .start = 0x00a01058, .end = 0x00a01058 },
496 { .start = 0x00a01060, .end = 0x00a01070 },
497 { .start = 0x00a0108c, .end = 0x00a0108c },
498 { .start = 0x00a01c20, .end = 0x00a01c28 },
499 { .start = 0x00a01d10, .end = 0x00a01d10 },
500 { .start = 0x00a01e28, .end = 0x00a01e2c },
501 { .start = 0x00a01e60, .end = 0x00a01e60 },
502 { .start = 0x00a01e80, .end = 0x00a01e80 },
503 { .start = 0x00a01ea0, .end = 0x00a01ea0 },
504 { .start = 0x00a02000, .end = 0x00a0201c },
505 { .start = 0x00a02024, .end = 0x00a02024 },
506 { .start = 0x00a02040, .end = 0x00a02048 },
507 { .start = 0x00a020c0, .end = 0x00a020e0 },
508 { .start = 0x00a02400, .end = 0x00a02404 },
509 { .start = 0x00a0240c, .end = 0x00a02414 },
510 { .start = 0x00a0241c, .end = 0x00a0243c },
511 { .start = 0x00a02448, .end = 0x00a024bc },
512 { .start = 0x00a024c4, .end = 0x00a024cc },
513 { .start = 0x00a02508, .end = 0x00a02508 },
514 { .start = 0x00a02510, .end = 0x00a02514 },
515 { .start = 0x00a0251c, .end = 0x00a0251c },
516 { .start = 0x00a0252c, .end = 0x00a0255c },
517 { .start = 0x00a02564, .end = 0x00a025a0 },
518 { .start = 0x00a025a8, .end = 0x00a025b4 },
519 { .start = 0x00a025c0, .end = 0x00a025c0 },
520 { .start = 0x00a025e8, .end = 0x00a025f4 },
521 { .start = 0x00a02c08, .end = 0x00a02c18 },
522 { .start = 0x00a02c2c, .end = 0x00a02c38 },
523 { .start = 0x00a02c68, .end = 0x00a02c78 },
524 { .start = 0x00a03000, .end = 0x00a03000 },
525 { .start = 0x00a03010, .end = 0x00a03014 },
526 { .start = 0x00a0301c, .end = 0x00a0302c },
527 { .start = 0x00a03034, .end = 0x00a03038 },
528 { .start = 0x00a03040, .end = 0x00a03044 },
529 { .start = 0x00a03060, .end = 0x00a03068 },
530 { .start = 0x00a03070, .end = 0x00a03070 },
531 { .start = 0x00a0307c, .end = 0x00a03084 },
532 { .start = 0x00a0308c, .end = 0x00a03090 },
533 { .start = 0x00a03098, .end = 0x00a03098 },
534 { .start = 0x00a030a0, .end = 0x00a030a0 },
535 { .start = 0x00a030a8, .end = 0x00a030b4 },
536 { .start = 0x00a030bc, .end = 0x00a030c0 },
537 { .start = 0x00a030c8, .end = 0x00a030f4 },
538 { .start = 0x00a03100, .end = 0x00a0312c },
539 { .start = 0x00a03c00, .end = 0x00a03c5c },
540 { .start = 0x00a04400, .end = 0x00a04454 },
541 { .start = 0x00a04460, .end = 0x00a04474 },
542 { .start = 0x00a044c0, .end = 0x00a044ec },
543 { .start = 0x00a04500, .end = 0x00a04504 },
544 { .start = 0x00a04510, .end = 0x00a04538 },
545 { .start = 0x00a04540, .end = 0x00a04548 },
546 { .start = 0x00a04560, .end = 0x00a04560 },
547 { .start = 0x00a04570, .end = 0x00a0457c },
548 { .start = 0x00a04590, .end = 0x00a04590 },
549 { .start = 0x00a04598, .end = 0x00a04598 },
550 { .start = 0x00a045c0, .end = 0x00a045f4 },
551 { .start = 0x00a05c18, .end = 0x00a05c1c },
552 { .start = 0x00a0c000, .end = 0x00a0c018 },
553 { .start = 0x00a0c020, .end = 0x00a0c028 },
554 { .start = 0x00a0c038, .end = 0x00a0c094 },
555 { .start = 0x00a0c0c0, .end = 0x00a0c104 },
556 { .start = 0x00a0c10c, .end = 0x00a0c118 },
557 { .start = 0x00a0c150, .end = 0x00a0c174 },
558 { .start = 0x00a0c17c, .end = 0x00a0c188 },
559 { .start = 0x00a0c190, .end = 0x00a0c198 },
560 { .start = 0x00a0c1a0, .end = 0x00a0c1a8 },
561 { .start = 0x00a0c1b0, .end = 0x00a0c1b8 },
565 { .start = 0x00d03c00, .end = 0x00d03c64 },
566 { .start = 0x00d05c18, .end = 0x00d05c1c },
567 { .start = 0x00d0c000, .end = 0x00d0c174 },
575 for (i = 0; i < len_bytes; i += 4) in iwl_read_prph_block()
598 for (i = 0; i < range_len; i++) { in iwl_dump_prph()
654 sg_set_page(iter, new_page, alloc_size, 0); in alloc_sgtable()
669 for (i = 0; i < range_len; i++) { in iwl_fw_get_prph_len()
728 while (0)
735 u32 fifo_len = 0; in iwl_fw_rxf_len()
739 return 0; in iwl_fw_rxf_len()
748 for (i = 0; i < mem_cfg->num_lmacs; i++) in iwl_fw_rxf_len()
759 u32 fifo_len = 0; in iwl_fw_txf_len()
769 for (i = 0; i < mem_cfg->num_lmacs; i++) { in iwl_fw_txf_len()
772 for (j = 0; j < mem_cfg->num_txfifo_entries; j++) in iwl_fw_txf_len()
783 for (i = 0; i < ARRAY_SIZE(mem_cfg->internal_txfifo_size); i++) in iwl_fw_txf_len()
832 u32 file_len, fifo_len = 0, prph_len = 0, radio_len = 0; in iwl_fw_error_dump_file()
833 u32 smem_len = fwrt->fw->dbg.n_mem_tlv ? 0 : fwrt->trans->cfg->smem_len; in iwl_fw_error_dump_file()
835 0 : fwrt->trans->cfg->dccm2_len; in iwl_fw_error_dump_file()
887 for (i = 0; i < fwrt->fw->dbg.n_mem_tlv; i++) in iwl_fw_error_dump_file()
938 dump_info->lmac_err_id[0] = in iwl_fw_error_dump_file()
939 cpu_to_le32(fwrt->dump.lmac_err_id[0]); in iwl_fw_error_dump_file()
956 for (i = 0; i < MAX_NUM_LMAC; i++) { in iwl_fw_error_dump_file()
960 for (j = 0; j < TX_FIFO_MAX_NUM; j++) in iwl_fw_error_dump_file()
970 for (i = 0; i < TX_FIFO_INTERNAL_MAX_NUM; i++) { in iwl_fw_error_dump_file()
1011 for (i = 0; i < fwrt->fw->dbg.n_mem_tlv; i++) { in iwl_fw_error_dump_file()
1083 for (i = 0; i < le32_to_cpu(reg->dev_addr.size); i += 4) { in iwl_dump_ini_prph_iter()
1085 if (prph_val == 0x5a5a5a5a) in iwl_dump_ini_prph_iter()
1106 for (i = 0; i < le32_to_cpu(reg->dev_addr.size); i += 4) in iwl_dump_ini_csr_iter()
1130 for (i = 0; i < le32_to_cpu(reg->dev_addr.size); i += 4) { in iwl_dump_ini_config_iter()
1135 if (ret < 0) in iwl_dump_ini_config_iter()
1248 u32 lmac_bitmap = le32_to_cpu(reg->fifos.fid[0]); in iwl_ini_txf_iter()
1252 IWL_ERR(fwrt, "WRT: Invalid lmac offset 0x%x\n", in iwl_ini_txf_iter()
1257 iter->internal_txf = 0; in iwl_ini_txf_iter()
1258 iter->fifo_size = 0; in iwl_ini_txf_iter()
1263 iter->lmac = 0; in iwl_ini_txf_iter()
1323 for (i = 0; i < registers_num; i++) { in iwl_dump_ini_txf_iter()
1348 for (i = 0; i < iter->fifo_size; i += sizeof(*data)) in iwl_dump_ini_txf_iter()
1368 u32 fid1 = le32_to_cpu(reg->fifos.fid[0]); in iwl_ini_get_rxf_data()
1380 memset(data, 0, sizeof(*data)); in iwl_ini_get_rxf_data()
1395 SHARED_MEM_CFG_CMD, 0) <= 3) in iwl_ini_get_rxf_data()
1396 max_idx = 0; in iwl_ini_get_rxf_data()
1410 case 0: in iwl_ini_get_rxf_data()
1454 for (i = 0; i < registers_num; i++) { in iwl_dump_ini_rxf_iter()
1472 iwl_write_prph_no_grab(fwrt->trans, RXF_SET_FENCE_MODE + offs, 0x1); in iwl_dump_ini_rxf_iter()
1474 iwl_write_prph_no_grab(fwrt->trans, RXF_LD_WR2FENCE + offs, 0x1); in iwl_dump_ini_rxf_iter()
1477 0x0); in iwl_dump_ini_rxf_iter()
1482 for (i = 0; i < rxf_data.size; i += sizeof(*data)) in iwl_dump_ini_rxf_iter()
1583 * DBGC1 address + (0x100 * i) in iwl_get_mon_reg()
1585 offs = (alloc_id - IWL_FW_INI_ALLOCATION_ID_DBGC1) * 0x100; in iwl_get_mon_reg()
1588 return 0; in iwl_get_mon_reg()
1698 u32 ranges = 0, alloc_id = le32_to_cpu(reg->dram_alloc_id); in iwl_dump_ini_mon_dram_ranges()
1703 for (i = 0; i < fw_mon->num_frags; i++) { in iwl_dump_ini_mon_dram_ranges()
1716 u32 num_of_fifos = 0; in iwl_dump_ini_txf_ranges()
1738 return 0; in iwl_dump_ini_mem_get_size()
1753 for (i = 0; i < iwl_dump_ini_paging_ranges(fwrt, reg_data); i++) in iwl_dump_ini_paging_get_size()
1772 u32 size = 0, alloc_id = le32_to_cpu(reg->dram_alloc_id); in iwl_dump_ini_mon_dram_get_size()
1777 for (i = 0; i < fw_mon->num_frags; i++) { in iwl_dump_ini_mon_dram_get_size()
1801 return 0; in iwl_dump_ini_mon_smem_get_size()
1815 u32 size = 0; in iwl_dump_ini_txf_get_size()
1827 return 0; in iwl_dump_ini_txf_get_size()
1883 u32 size = 0; in iwl_dump_ini_fw_pkt_get_size()
1886 return 0; in iwl_dump_ini_fw_pkt_get_size()
1922 * Returns the size of the current dump tlv or 0 if failed
1943 return 0; in iwl_dump_ini_mem()
1947 return 0; in iwl_dump_ini_mem()
1951 return 0; in iwl_dump_ini_mem()
1978 for (i = 0; i < num_of_ranges; i++) { in iwl_dump_ini_mem()
1981 if (range_size < 0) { in iwl_dump_ini_mem()
1997 return 0; in iwl_dump_ini_mem()
2010 u32 num_of_cfg_names = 0; in iwl_dump_ini_info()
2020 return 0; in iwl_dump_ini_info()
2042 * Several HWs all have type == 0x42, so we'll override this value in iwl_dump_ini_info()
2195 u32 size = 0; in iwl_dump_ini_trigger()
2202 for (i = 0; i < ARRAY_SIZE(fwrt->trans->dbg.active_regions); i++) { in iwl_dump_ini_trigger()
2257 return 0; in iwl_dump_ini_file_gen()
2261 return 0; in iwl_dump_ini_file_gen()
2268 return 0; in iwl_dump_ini_file_gen()
2286 fwrt->dump.lmac_err_id[0] = 0; in iwl_fw_free_dump_desc()
2288 fwrt->dump.lmac_err_id[1] = 0; in iwl_fw_free_dump_desc()
2289 fwrt->dump.umac_err_id = 0; in iwl_fw_free_dump_desc()
2322 fw_error_dump.fwrt_len, 0); in iwl_fw_error_dump()
2368 u32 offs = 0; in iwl_fw_error_ini_dump()
2398 return 0; in iwl_fw_dbg_collect_desc()
2404 * so check against ~0UL first. in iwl_fw_dbg_collect_desc()
2406 if (fwrt->dump.active_wks == ~0UL) in iwl_fw_dbg_collect_desc()
2428 return 0; in iwl_fw_dbg_collect_desc()
2456 iwl_dump_error_desc->len = 0; in iwl_fw_dbg_error_collect()
2459 false, 0); in iwl_fw_dbg_error_collect()
2468 return 0; in iwl_fw_dbg_error_collect()
2478 unsigned int delay = 0; in iwl_fw_dbg_collect()
2485 return 0; in iwl_fw_dbg_collect()
2491 return 0; in iwl_fw_dbg_collect()
2531 return 0; in iwl_fw_dbg_ini_collect()
2537 * so check against ~0UL first. in iwl_fw_dbg_ini_collect()
2539 if (fwrt->dump.active_wks == ~0UL) in iwl_fw_dbg_ini_collect()
2554 return 0; in iwl_fw_dbg_ini_collect()
2561 int ret, len = 0; in iwl_fw_dbg_collect_trig()
2565 return 0; in iwl_fw_dbg_collect_trig()
2570 buf[sizeof(buf) - 1] = '\0'; in iwl_fw_dbg_collect_trig()
2578 buf[sizeof(buf) - 1] = '\0'; in iwl_fw_dbg_collect_trig()
2589 return 0; in iwl_fw_dbg_collect_trig()
2607 return 0; in iwl_fw_start_dbg_conf()
2618 for (i = 0; i < fwrt->fw->dbg.conf_tlv[conf_id]->num_of_hcmds; i++) { in iwl_fw_start_dbg_conf()
2636 return 0; in iwl_fw_start_dbg_conf()
2645 struct iwl_fw_dbg_params params = {0}; in iwl_fw_dbg_collect_sync()
2734 for (i = 0; i < IWL_FW_RUNTIME_DUMP_WK_NUM; i++) in iwl_fw_dbg_stop_sync()
2771 for (i = 0; i < ARRAY_SIZE(fseq_regs); i++) in iwl_fw_error_print_fseq_regs()
2772 IWL_ERR(fwrt, "0x%08X | %s\n", in iwl_fw_error_print_fseq_regs()
2789 .data[0] = &cmd, in iwl_fw_dbg_suspend_resume_hcmd()
2790 .len[0] = sizeof(cmd), in iwl_fw_dbg_suspend_resume_hcmd()
2800 iwl_set_bits_prph(trans, MON_BUFF_SAMPLE_CTL, 0x100); in iwl_fw_dbg_stop_recording()
2809 iwl_write_umac_prph(trans, DBGC_IN_SAMPLE, 0); in iwl_fw_dbg_stop_recording()
2814 iwl_write_umac_prph(trans, DBGC_OUT_CTRL, 0); in iwl_fw_dbg_stop_recording()
2824 iwl_clear_bits_prph(trans, MON_BUFF_SAMPLE_CTL, 0x100); in iwl_fw_dbg_restart_recording()
2825 iwl_clear_bits_prph(trans, MON_BUFF_SAMPLE_CTL, 0x1); in iwl_fw_dbg_restart_recording()
2826 iwl_set_bits_prph(trans, MON_BUFF_SAMPLE_CTL, 0x1); in iwl_fw_dbg_restart_recording()
2832 return 0; in iwl_fw_dbg_restart_recording()
2839 int ret __maybe_unused = 0; in iwl_fw_dbg_stop_restart_recording()