Lines Matching refs:reg_shift
50 u32 reg_shift; member
104 u32 reg_offset, reg_shift; in socfpga_dwmac_parse_data() local
125 ret = of_property_read_u32_index(np, "altr,sysmgr-syscon", 2, ®_shift); in socfpga_dwmac_parse_data()
219 dwmac->reg_shift = reg_shift; in socfpga_dwmac_parse_data()
267 u32 reg_shift = dwmac->reg_shift; in socfpga_gen5_set_phy_mode() local
287 ctrl &= ~(SYSMGR_EMACGRP_CTRL_PHYSEL_MASK << reg_shift); in socfpga_gen5_set_phy_mode()
288 ctrl |= val << reg_shift; in socfpga_gen5_set_phy_mode()
296 module |= (SYSMGR_FPGAGRP_MODULE_EMAC << (reg_shift / 2)); in socfpga_gen5_set_phy_mode()
302 ctrl |= SYSMGR_EMACGRP_CTRL_PTP_REF_CLK_MASK << (reg_shift / 2); in socfpga_gen5_set_phy_mode()
305 (reg_shift / 2)); in socfpga_gen5_set_phy_mode()
329 u32 reg_shift = dwmac->reg_shift; in socfpga_gen10_set_phy_mode() local
357 module |= (SYSMGR_FPGAINTF_EMAC_BIT << reg_shift); in socfpga_gen10_set_phy_mode()