Lines Matching refs:MLXSW_ITEM32

77 MLXSW_ITEM32(pci, wqe, c, 0x00, 31, 1);
89 MLXSW_ITEM32(pci, wqe, lp, 0x00, 30, 1);
94 MLXSW_ITEM32(pci, wqe, type, 0x00, 23, 4);
146 MLXSW_ITEM32(pci, cqe0, lag, 0x00, 23, 1);
147 MLXSW_ITEM32(pci, cqe12, lag, 0x00, 24, 1);
156 MLXSW_ITEM32(pci, cqe, system_port, 0x00, 0, 16);
157 MLXSW_ITEM32(pci, cqe0, lag_id, 0x00, 4, 12);
158 MLXSW_ITEM32(pci, cqe12, lag_id, 0x00, 0, 16);
160 MLXSW_ITEM32(pci, cqe0, lag_subport, 0x00, 0, 4);
161 MLXSW_ITEM32(pci, cqe12, lag_subport, 0x00, 16, 8);
167 MLXSW_ITEM32(pci, cqe, wqe_counter, 0x04, 16, 16);
174 MLXSW_ITEM32(pci, cqe, byte_count, 0x04, 0, 14);
179 MLXSW_ITEM32(pci, cqe, trap_id, 0x08, 0, 10);
185 MLXSW_ITEM32(pci, cqe0, crc, 0x0C, 8, 1);
186 MLXSW_ITEM32(pci, cqe12, crc, 0x0C, 9, 1);
192 MLXSW_ITEM32(pci, cqe0, e, 0x0C, 7, 1);
193 MLXSW_ITEM32(pci, cqe12, e, 0x00, 27, 1);
200 MLXSW_ITEM32(pci, cqe0, sr, 0x0C, 6, 1);
201 MLXSW_ITEM32(pci, cqe12, sr, 0x00, 26, 1);
207 MLXSW_ITEM32(pci, cqe0, dqn, 0x0C, 1, 5);
208 MLXSW_ITEM32(pci, cqe12, dqn, 0x0C, 1, 6);
214 MLXSW_ITEM32(pci, cqe2, user_def_val_orig_pkt_len, 0x14, 0, 20);
219 MLXSW_ITEM32(pci, cqe2, mirror_reason, 0x18, 24, 8);
224 MLXSW_ITEM32(pci, cqe01, owner, 0x0C, 0, 1);
225 MLXSW_ITEM32(pci, cqe2, owner, 0x1C, 0, 1);
231 MLXSW_ITEM32(pci, eqe, event_type, 0x0C, 24, 8);
238 MLXSW_ITEM32(pci, eqe, event_sub_type, 0x0C, 16, 8);
243 MLXSW_ITEM32(pci, eqe, cqn, 0x0C, 8, 7);
248 MLXSW_ITEM32(pci, eqe, owner, 0x0C, 0, 1);
253 MLXSW_ITEM32(pci, eqe, cmd_token, 0x00, 16, 16);
258 MLXSW_ITEM32(pci, eqe, cmd_status, 0x00, 0, 8);
263 MLXSW_ITEM32(pci, eqe, cmd_out_param_h, 0x04, 0, 32);
268 MLXSW_ITEM32(pci, eqe, cmd_out_param_l, 0x08, 0, 32);