Lines Matching +full:2 +full:mhz
25 * 0 = 400 MHz 400 MHz 800 MHz
26 * 2 = 667 MHz 667 MHz 2000 MHz
27 * 3 = 800 MHz 800 MHz 1600 MHz
34 * 1 = 667 MHz 667 MHz 2000 MHz
35 * 2 = 400 MHz 400 MHz 400 MHz
36 * 3 = 800 MHz 800 MHz 800 MHz
37 * 5 = 800 MHz 400 MHz 800 MHz
46 /* Tclk = 200MHz, no SaR dependency */ in mv98dx3236_get_tclk_freq()
97 static const int __initconst mv98dx3236_cpu_mpll_ratios[8][2] = {
102 static const int __initconst mv98dx3236_cpu_ddr_ratios[8][2] = {
104 {0, 1}, {1, 2}, {0, 1}, {0, 1},
107 static const int __initconst mv98dx4251_cpu_mpll_ratios[8][2] = {
108 {2, 1}, {0, 1}, {3, 1}, {2, 1},
112 static const int __initconst mv98dx4251_cpu_ddr_ratios[8][2] = {