Lines Matching +full:non +full:- +full:continuous
1 // SPDX-License-Identifier: GPL-2.0-or-later
19 * -EBUSY). Thus, the safety wdt function always has precedence over the gpt
21 * this means that gpt0 is locked in wdt mode until the next reboot - this
27 * gpio-controller;
28 * #gpio-cells = < 2 >;
29 * This driver will register the GPIO pin if it finds the gpio-controller
34 * interrupt-controller;
35 * #interrupt-cells = < 1 >;
75 * struct mpc52xx_gpt - Private data structure for MPC52xx GPT driver
131 /* ---------------------------------------------------------------------
140 raw_spin_lock_irqsave(&gpt->lock, flags); in mpc52xx_gpt_irq_unmask()
141 setbits32(&gpt->regs->mode, MPC52xx_GPT_MODE_IRQ_EN); in mpc52xx_gpt_irq_unmask()
142 raw_spin_unlock_irqrestore(&gpt->lock, flags); in mpc52xx_gpt_irq_unmask()
150 raw_spin_lock_irqsave(&gpt->lock, flags); in mpc52xx_gpt_irq_mask()
151 clrbits32(&gpt->regs->mode, MPC52xx_GPT_MODE_IRQ_EN); in mpc52xx_gpt_irq_mask()
152 raw_spin_unlock_irqrestore(&gpt->lock, flags); in mpc52xx_gpt_irq_mask()
159 out_be32(&gpt->regs->status, MPC52xx_GPT_STATUS_IRQMASK); in mpc52xx_gpt_irq_ack()
168 dev_dbg(gpt->dev, "%s: virq=%i type=%x\n", __func__, d->irq, flow_type); in mpc52xx_gpt_irq_set_type()
170 raw_spin_lock_irqsave(&gpt->lock, flags); in mpc52xx_gpt_irq_set_type()
171 reg = in_be32(&gpt->regs->mode) & ~MPC52xx_GPT_MODE_ICT_MASK; in mpc52xx_gpt_irq_set_type()
176 out_be32(&gpt->regs->mode, reg); in mpc52xx_gpt_irq_set_type()
177 raw_spin_unlock_irqrestore(&gpt->lock, flags); in mpc52xx_gpt_irq_set_type()
196 status = in_be32(&gpt->regs->status) & MPC52xx_GPT_STATUS_IRQMASK; in mpc52xx_gpt_irq_cascade()
198 sub_virq = irq_linear_revmap(gpt->irqhost, 0); in mpc52xx_gpt_irq_cascade()
206 struct mpc52xx_gpt_priv *gpt = h->host_data; in mpc52xx_gpt_irq_map()
208 dev_dbg(gpt->dev, "%s: h=%p, virq=%i\n", __func__, h, virq); in mpc52xx_gpt_irq_map()
220 struct mpc52xx_gpt_priv *gpt = h->host_data; in mpc52xx_gpt_irq_xlate()
222 dev_dbg(gpt->dev, "%s: flags=%i\n", __func__, intspec[0]); in mpc52xx_gpt_irq_xlate()
225 dev_err(gpt->dev, "bad irq specifier in %pOF\n", ct); in mpc52xx_gpt_irq_xlate()
226 return -EINVAL; in mpc52xx_gpt_irq_xlate()
251 gpt->irqhost = irq_domain_add_linear(node, 1, &mpc52xx_gpt_irq_ops, gpt); in mpc52xx_gpt_irq_setup()
252 if (!gpt->irqhost) { in mpc52xx_gpt_irq_setup()
253 dev_err(gpt->dev, "irq_domain_add_linear() failed\n"); in mpc52xx_gpt_irq_setup()
261 * Capture mode. If the mode is non-zero, then the pin could be in mpc52xx_gpt_irq_setup()
263 raw_spin_lock_irqsave(&gpt->lock, flags); in mpc52xx_gpt_irq_setup()
264 mode = in_be32(&gpt->regs->mode); in mpc52xx_gpt_irq_setup()
266 out_be32(&gpt->regs->mode, mode | MPC52xx_GPT_MODE_MS_IC); in mpc52xx_gpt_irq_setup()
267 raw_spin_unlock_irqrestore(&gpt->lock, flags); in mpc52xx_gpt_irq_setup()
269 dev_dbg(gpt->dev, "%s() complete. virq=%i\n", __func__, cascade_virq); in mpc52xx_gpt_irq_setup()
273 /* ---------------------------------------------------------------------
281 return (in_be32(&gpt->regs->status) >> 8) & 1; in mpc52xx_gpt_gpio_get()
291 dev_dbg(gpt->dev, "%s: gpio:%d v:%d\n", __func__, gpio, v); in mpc52xx_gpt_gpio_set()
294 raw_spin_lock_irqsave(&gpt->lock, flags); in mpc52xx_gpt_gpio_set()
295 clrsetbits_be32(&gpt->regs->mode, MPC52xx_GPT_MODE_GPIO_MASK, r); in mpc52xx_gpt_gpio_set()
296 raw_spin_unlock_irqrestore(&gpt->lock, flags); in mpc52xx_gpt_gpio_set()
304 dev_dbg(gpt->dev, "%s: gpio:%d\n", __func__, gpio); in mpc52xx_gpt_gpio_dir_in()
306 raw_spin_lock_irqsave(&gpt->lock, flags); in mpc52xx_gpt_gpio_dir_in()
307 clrbits32(&gpt->regs->mode, MPC52xx_GPT_MODE_GPIO_MASK); in mpc52xx_gpt_gpio_dir_in()
308 raw_spin_unlock_irqrestore(&gpt->lock, flags); in mpc52xx_gpt_gpio_dir_in()
327 if (!of_find_property(node, "gpio-controller", NULL)) in mpc52xx_gpt_gpio_setup()
330 gpt->gc.label = kasprintf(GFP_KERNEL, "%pOF", node); in mpc52xx_gpt_gpio_setup()
331 if (!gpt->gc.label) { in mpc52xx_gpt_gpio_setup()
332 dev_err(gpt->dev, "out of memory\n"); in mpc52xx_gpt_gpio_setup()
336 gpt->gc.ngpio = 1; in mpc52xx_gpt_gpio_setup()
337 gpt->gc.direction_input = mpc52xx_gpt_gpio_dir_in; in mpc52xx_gpt_gpio_setup()
338 gpt->gc.direction_output = mpc52xx_gpt_gpio_dir_out; in mpc52xx_gpt_gpio_setup()
339 gpt->gc.get = mpc52xx_gpt_gpio_get; in mpc52xx_gpt_gpio_setup()
340 gpt->gc.set = mpc52xx_gpt_gpio_set; in mpc52xx_gpt_gpio_setup()
341 gpt->gc.base = -1; in mpc52xx_gpt_gpio_setup()
342 gpt->gc.of_node = node; in mpc52xx_gpt_gpio_setup()
345 clrsetbits_be32(&gpt->regs->mode, MPC52xx_GPT_MODE_MS_MASK, in mpc52xx_gpt_gpio_setup()
348 rc = gpiochip_add_data(&gpt->gc, gpt); in mpc52xx_gpt_gpio_setup()
350 dev_err(gpt->dev, "gpiochip_add_data() failed; rc=%i\n", rc); in mpc52xx_gpt_gpio_setup()
352 dev_dbg(gpt->dev, "%s() complete.\n", __func__); in mpc52xx_gpt_gpio_setup()
364 * mpc52xx_gpt_from_irq - Return the GPT device associated with an IRQ number
376 if (gpt->irqhost && irq == irq_linear_revmap(gpt->irqhost, 0)) { in mpc52xx_gpt_from_irq()
388 int continuous, int as_wdt) in mpc52xx_gpt_do_start() argument
400 } else if (continuous) in mpc52xx_gpt_do_start()
407 clocks = period * (u64)gpt->ipb_freq; in mpc52xx_gpt_do_start()
412 return -EINVAL; in mpc52xx_gpt_do_start()
431 return -EINVAL; in mpc52xx_gpt_do_start()
435 raw_spin_lock_irqsave(&gpt->lock, flags); in mpc52xx_gpt_do_start()
437 gpt->wdt_mode |= MPC52xx_GPT_IS_WDT; in mpc52xx_gpt_do_start()
438 else if ((gpt->wdt_mode & MPC52xx_GPT_IS_WDT) != 0) { in mpc52xx_gpt_do_start()
439 raw_spin_unlock_irqrestore(&gpt->lock, flags); in mpc52xx_gpt_do_start()
440 return -EBUSY; in mpc52xx_gpt_do_start()
442 out_be32(&gpt->regs->count, prescale << 16 | clocks); in mpc52xx_gpt_do_start()
443 clrsetbits_be32(&gpt->regs->mode, clear, set); in mpc52xx_gpt_do_start()
444 raw_spin_unlock_irqrestore(&gpt->lock, flags); in mpc52xx_gpt_do_start()
450 * mpc52xx_gpt_start_timer - Set and enable the GPT timer
453 * @continuous: set to 1 to make timer continuous free running
458 int continuous) in mpc52xx_gpt_start_timer() argument
460 return mpc52xx_gpt_do_start(gpt, period, continuous, 0); in mpc52xx_gpt_start_timer()
465 * mpc52xx_gpt_stop_timer - Stop a gpt
475 raw_spin_lock_irqsave(&gpt->lock, flags); in mpc52xx_gpt_stop_timer()
476 if ((gpt->wdt_mode & MPC52xx_GPT_IS_WDT) != 0) { in mpc52xx_gpt_stop_timer()
477 raw_spin_unlock_irqrestore(&gpt->lock, flags); in mpc52xx_gpt_stop_timer()
478 return -EBUSY; in mpc52xx_gpt_stop_timer()
481 clrbits32(&gpt->regs->mode, MPC52xx_GPT_MODE_COUNTER_ENABLE); in mpc52xx_gpt_stop_timer()
482 raw_spin_unlock_irqrestore(&gpt->lock, flags); in mpc52xx_gpt_stop_timer()
488 * mpc52xx_gpt_timer_period - Read the timer period
499 raw_spin_lock_irqsave(&gpt->lock, flags); in mpc52xx_gpt_timer_period()
500 period = in_be32(&gpt->regs->count); in mpc52xx_gpt_timer_period()
501 raw_spin_unlock_irqrestore(&gpt->lock, flags); in mpc52xx_gpt_timer_period()
508 do_div(period, (u64)gpt->ipb_freq); in mpc52xx_gpt_timer_period()
523 /* wdt-capable gpt */
526 /* low-level wdt functions */
531 raw_spin_lock_irqsave(&gpt_wdt->lock, flags); in mpc52xx_gpt_wdt_ping()
532 out_8((u8 *) &gpt_wdt->regs->mode, MPC52xx_GPT_MODE_WDT_PING); in mpc52xx_gpt_wdt_ping()
533 raw_spin_unlock_irqrestore(&gpt_wdt->lock, flags); in mpc52xx_gpt_wdt_ping()
540 struct mpc52xx_gpt_priv *gpt_wdt = file->private_data; in mpc52xx_wdt_write()
553 struct mpc52xx_gpt_priv *gpt_wdt = file->private_data; in mpc52xx_wdt_ioctl()
564 ret = -EFAULT; in mpc52xx_wdt_ioctl()
589 * - timeout requested is 1 second; in mpc52xx_wdt_ioctl()
590 * - real timeout @33MHz is 999997090ns in mpc52xx_wdt_ioctl()
591 * - the int divide by 10^9 will return 0. in mpc52xx_wdt_ioctl()
601 ret = -ENOTTY; in mpc52xx_wdt_ioctl()
612 return -ENODEV; in mpc52xx_wdt_open()
616 return -EBUSY; in mpc52xx_wdt_open()
626 file->private_data = mpc52xx_gpt_wdt; in mpc52xx_wdt_open()
632 /* note: releasing the wdt in NOWAYOUT-mode does not stop it */ in mpc52xx_wdt_release()
634 struct mpc52xx_gpt_priv *gpt_wdt = file->private_data; in mpc52xx_wdt_release()
637 raw_spin_lock_irqsave(&gpt_wdt->lock, flags); in mpc52xx_wdt_release()
638 clrbits32(&gpt_wdt->regs->mode, in mpc52xx_wdt_release()
640 gpt_wdt->wdt_mode &= ~MPC52xx_GPT_IS_WDT; in mpc52xx_wdt_release()
641 raw_spin_unlock_irqrestore(&gpt_wdt->lock, flags); in mpc52xx_wdt_release()
691 dev_warn(gpt->dev, "starting as wdt failed\n"); in mpc52xx_gpt_wdt_setup()
693 dev_info(gpt->dev, "watchdog set to %us timeout\n", *period); in mpc52xx_gpt_wdt_setup()
712 /* ---------------------------------------------------------------------
719 gpt = devm_kzalloc(&ofdev->dev, sizeof *gpt, GFP_KERNEL); in mpc52xx_gpt_probe()
721 return -ENOMEM; in mpc52xx_gpt_probe()
723 raw_spin_lock_init(&gpt->lock); in mpc52xx_gpt_probe()
724 gpt->dev = &ofdev->dev; in mpc52xx_gpt_probe()
725 gpt->ipb_freq = mpc5xxx_get_bus_frequency(ofdev->dev.of_node); in mpc52xx_gpt_probe()
726 gpt->regs = of_iomap(ofdev->dev.of_node, 0); in mpc52xx_gpt_probe()
727 if (!gpt->regs) in mpc52xx_gpt_probe()
728 return -ENOMEM; in mpc52xx_gpt_probe()
730 dev_set_drvdata(&ofdev->dev, gpt); in mpc52xx_gpt_probe()
732 mpc52xx_gpt_gpio_setup(gpt, ofdev->dev.of_node); in mpc52xx_gpt_probe()
733 mpc52xx_gpt_irq_setup(gpt, ofdev->dev.of_node); in mpc52xx_gpt_probe()
736 list_add(&gpt->list, &mpc52xx_gpt_list); in mpc52xx_gpt_probe()
740 if (of_get_property(ofdev->dev.of_node, "fsl,has-wdt", NULL) || in mpc52xx_gpt_probe()
741 of_get_property(ofdev->dev.of_node, "has-wdt", NULL)) { in mpc52xx_gpt_probe()
744 gpt->wdt_mode = MPC52xx_GPT_CAN_WDT; in mpc52xx_gpt_probe()
745 on_boot_wdt = of_get_property(ofdev->dev.of_node, in mpc52xx_gpt_probe()
746 "fsl,wdt-on-boot", NULL); in mpc52xx_gpt_probe()
748 dev_info(gpt->dev, "used as watchdog\n"); in mpc52xx_gpt_probe()
749 gpt->wdt_mode |= MPC52xx_GPT_IS_WDT; in mpc52xx_gpt_probe()
751 dev_info(gpt->dev, "can function as watchdog\n"); in mpc52xx_gpt_probe()
760 return -EBUSY; in mpc52xx_gpt_remove()
764 { .compatible = "fsl,mpc5200-gpt", },
767 { .compatible = "fsl,mpc5200-gpt-gpio", },
768 { .compatible = "mpc5200-gpt", },
774 .name = "mpc52xx-gpt",