Lines Matching +full:0 +full:- +full:1
1 // SPDX-License-Identifier: GPL-2.0-or-later
13 /dts-v1/;
18 #address-cells = <1>;
19 #size-cells = <1>;
30 #address-cells = <1>;
31 #size-cells = <0>;
33 PowerPC,8360@0 {
35 reg = <0x0>;
36 d-cache-line-size = <32>; // 32 bytes
37 i-cache-line-size = <32>; // 32 bytes
38 d-cache-size = <32768>; // L1, 32K
39 i-cache-size = <32768>; // L1, 32K
40 timebase-frequency = <66000000>;
41 bus-frequency = <264000000>;
42 clock-frequency = <528000000>;
48 reg = <0x00000000 0x10000000>;
52 #address-cells = <2>;
53 #size-cells = <1>;
54 compatible = "fsl,mpc8360-localbus", "fsl,pq2pro-localbus",
55 "simple-bus";
56 reg = <0xe0005000 0xd8>;
57 ranges = <0 0 0xfe000000 0x02000000
58 1 0 0xf8000000 0x00008000>;
60 flash@0,0 {
61 compatible = "cfi-flash";
62 reg = <0 0 0x2000000>;
63 bank-width = <2>;
64 device-width = <1>;
67 bcsr@1,0 {
68 #address-cells = <1>;
69 #size-cells = <1>;
70 compatible = "fsl,mpc8360mds-bcsr";
71 reg = <1 0 0x8000>;
72 ranges = <0 1 0 0x8000>;
74 bcsr13: gpio-controller@d {
75 #gpio-cells = <2>;
76 compatible = "fsl,mpc8360mds-bcsr-gpio";
77 reg = <0xd 1>;
78 gpio-controller;
84 #address-cells = <1>;
85 #size-cells = <1>;
87 compatible = "simple-bus";
88 ranges = <0x0 0xe0000000 0x00100000>;
89 reg = <0xe0000000 0x00000200>;
90 bus-frequency = <264000000>;
95 reg = <0x200 0x100>;
99 compatible = "fsl,mpc8360-pmc", "fsl,mpc8349-pmc";
100 reg = <0xb00 0x100 0xa00 0x100>;
101 interrupts = <80 0x8>;
102 interrupt-parent = <&ipic>;
106 #address-cells = <1>;
107 #size-cells = <0>;
108 cell-index = <0>;
109 compatible = "fsl-i2c";
110 reg = <0x3000 0x100>;
111 interrupts = <14 0x8>;
112 interrupt-parent = <&ipic>;
117 reg = <0x68>;
122 #address-cells = <1>;
123 #size-cells = <0>;
124 cell-index = <1>;
125 compatible = "fsl-i2c";
126 reg = <0x3100 0x100>;
127 interrupts = <15 0x8>;
128 interrupt-parent = <&ipic>;
133 cell-index = <0>;
136 reg = <0x4500 0x100>;
137 clock-frequency = <264000000>;
138 interrupts = <9 0x8>;
139 interrupt-parent = <&ipic>;
143 cell-index = <1>;
146 reg = <0x4600 0x100>;
147 clock-frequency = <264000000>;
148 interrupts = <10 0x8>;
149 interrupt-parent = <&ipic>;
153 #address-cells = <1>;
154 #size-cells = <1>;
155 compatible = "fsl,mpc8360-dma", "fsl,elo-dma";
156 reg = <0x82a8 4>;
157 ranges = <0 0x8100 0x1a8>;
158 interrupt-parent = <&ipic>;
160 cell-index = <0>;
161 dma-channel@0 {
162 compatible = "fsl,mpc8360-dma-channel", "fsl,elo-dma-channel";
163 reg = <0 0x80>;
164 cell-index = <0>;
165 interrupt-parent = <&ipic>;
168 dma-channel@80 {
169 compatible = "fsl,mpc8360-dma-channel", "fsl,elo-dma-channel";
170 reg = <0x80 0x80>;
171 cell-index = <1>;
172 interrupt-parent = <&ipic>;
175 dma-channel@100 {
176 compatible = "fsl,mpc8360-dma-channel", "fsl,elo-dma-channel";
177 reg = <0x100 0x80>;
178 cell-index = <2>;
179 interrupt-parent = <&ipic>;
182 dma-channel@180 {
183 compatible = "fsl,mpc8360-dma-channel", "fsl,elo-dma-channel";
184 reg = <0x180 0x28>;
185 cell-index = <3>;
186 interrupt-parent = <&ipic>;
192 compatible = "fsl,sec2.0";
193 reg = <0x30000 0x10000>;
194 interrupts = <11 0x8>;
195 interrupt-parent = <&ipic>;
196 fsl,num-channels = <4>;
197 fsl,channel-fifo-len = <24>;
198 fsl,exec-units-mask = <0x7e>;
199 fsl,descriptor-types-mask = <0x01010ebf>;
200 sleep = <&pmc 0x03000000>;
204 interrupt-controller;
205 #address-cells = <0>;
206 #interrupt-cells = <2>;
207 reg = <0x700 0x100>;
212 #address-cells = <1>;
213 #size-cells = <1>;
214 reg = <0x1400 0x100>;
215 ranges = <0 0x1400 0x100>;
217 num-ports = <7>;
219 qe_pio_b: gpio-controller@18 {
220 #gpio-cells = <2>;
221 compatible = "fsl,mpc8360-qe-pario-bank",
222 "fsl,mpc8323-qe-pario-bank";
223 reg = <0x18 0x18>;
224 gpio-controller;
227 pio1: ucc_pin@1 {
228 pio-map = <
230 0 3 1 0 1 0 /* TxD0 */
231 0 4 1 0 1 0 /* TxD1 */
232 0 5 1 0 1 0 /* TxD2 */
233 0 6 1 0 1 0 /* TxD3 */
234 1 6 1 0 3 0 /* TxD4 */
235 1 7 1 0 1 0 /* TxD5 */
236 1 9 1 0 2 0 /* TxD6 */
237 1 10 1 0 2 0 /* TxD7 */
238 0 9 2 0 1 0 /* RxD0 */
239 0 10 2 0 1 0 /* RxD1 */
240 0 11 2 0 1 0 /* RxD2 */
241 0 12 2 0 1 0 /* RxD3 */
242 0 13 2 0 1 0 /* RxD4 */
243 1 1 2 0 2 0 /* RxD5 */
244 1 0 2 0 2 0 /* RxD6 */
245 1 4 2 0 2 0 /* RxD7 */
246 0 7 1 0 1 0 /* TX_EN */
247 0 8 1 0 1 0 /* TX_ER */
248 0 15 2 0 1 0 /* RX_DV */
249 0 16 2 0 1 0 /* RX_ER */
250 0 0 2 0 1 0 /* RX_CLK */
251 2 9 1 0 3 0 /* GTX_CLK - CLK10 */
252 2 8 2 0 1 0>; /* GTX125 - CLK9 */
255 pio-map = <
257 0 17 1 0 1 0 /* TxD0 */
258 0 18 1 0 1 0 /* TxD1 */
259 0 19 1 0 1 0 /* TxD2 */
260 0 20 1 0 1 0 /* TxD3 */
261 1 2 1 0 1 0 /* TxD4 */
262 1 3 1 0 2 0 /* TxD5 */
263 1 5 1 0 3 0 /* TxD6 */
264 1 8 1 0 3 0 /* TxD7 */
265 0 23 2 0 1 0 /* RxD0 */
266 0 24 2 0 1 0 /* RxD1 */
267 0 25 2 0 1 0 /* RxD2 */
268 0 26 2 0 1 0 /* RxD3 */
269 0 27 2 0 1 0 /* RxD4 */
270 1 12 2 0 2 0 /* RxD5 */
271 1 13 2 0 3 0 /* RxD6 */
272 1 11 2 0 2 0 /* RxD7 */
273 0 21 1 0 1 0 /* TX_EN */
274 0 22 1 0 1 0 /* TX_ER */
275 0 29 2 0 1 0 /* RX_DV */
276 0 30 2 0 1 0 /* RX_ER */
277 0 31 2 0 1 0 /* RX_CLK */
278 2 2 1 0 2 0 /* GTX_CLK - CLK10 */
279 2 3 2 0 1 0 /* GTX125 - CLK4 */
280 0 1 3 0 2 0 /* MDIO */
281 0 2 1 0 1 0>; /* MDC */
288 #address-cells = <1>;
289 #size-cells = <1>;
292 ranges = <0x0 0xe0100000 0x00100000>;
293 reg = <0xe0100000 0x480>;
294 brg-frequency = <0>;
295 bus-frequency = <396000000>;
296 fsl,qe-num-riscs = <2>;
297 fsl,qe-num-snums = <28>;
300 #address-cells = <1>;
301 #size-cells = <1>;
302 compatible = "fsl,qe-muram", "fsl,cpm-muram";
303 ranges = <0x0 0x00010000 0x0000c000>;
305 data-only@0 {
306 compatible = "fsl,qe-muram-data",
307 "fsl,cpm-muram-data";
308 reg = <0x0 0xc000>;
313 compatible = "fsl,mpc8360-qe-gtm",
314 "fsl,qe-gtm", "fsl,gtm";
315 reg = <0x440 0x40>;
316 clock-frequency = <132000000>;
318 interrupt-parent = <&qeic>;
322 cell-index = <0>;
324 reg = <0x4c0 0x40>;
326 interrupt-parent = <&qeic>;
331 cell-index = <1>;
333 reg = <0x500 0x40>;
334 interrupts = <1>;
335 interrupt-parent = <&qeic>;
340 compatible = "fsl,mpc8360-qe-usb",
341 "fsl,mpc8323-qe-usb";
342 reg = <0x6c0 0x40 0x8b00 0x100>;
344 interrupt-parent = <&qeic>;
345 fsl,fullspeed-clock = "clk21";
346 fsl,lowspeed-clock = "brg9";
347 gpios = <&qe_pio_b 2 0 /* USBOE */
348 &qe_pio_b 3 0 /* USBTP */
349 &qe_pio_b 8 0 /* USBTN */
350 &qe_pio_b 9 0 /* USBRP */
351 &qe_pio_b 11 0 /* USBRN */
352 &bcsr13 5 0 /* SPEED */
353 &bcsr13 4 1>; /* POWER */
359 cell-index = <1>;
360 reg = <0x2000 0x200>;
362 interrupt-parent = <&qeic>;
363 local-mac-address = [ 00 00 00 00 00 00 ];
364 rx-clock-name = "none";
365 tx-clock-name = "clk9";
366 phy-handle = <&phy0>;
367 phy-connection-type = "rgmii-id";
368 pio-handle = <&pio1>;
374 cell-index = <2>;
375 reg = <0x3000 0x200>;
377 interrupt-parent = <&qeic>;
378 local-mac-address = [ 00 00 00 00 00 00 ];
379 rx-clock-name = "none";
380 tx-clock-name = "clk4";
381 phy-handle = <&phy1>;
382 phy-connection-type = "rgmii-id";
383 pio-handle = <&pio2>;
387 #address-cells = <1>;
388 #size-cells = <0>;
389 reg = <0x2120 0x18>;
390 compatible = "fsl,ucc-mdio";
392 phy0: ethernet-phy@0 {
393 interrupt-parent = <&ipic>;
394 interrupts = <17 0x8>;
395 reg = <0x0>;
397 phy1: ethernet-phy@1 {
398 interrupt-parent = <&ipic>;
399 interrupts = <18 0x8>;
400 reg = <0x1>;
402 tbi-phy@2 {
403 device_type = "tbi-phy";
404 reg = <0x2>;
408 qeic: interrupt-controller@80 {
409 interrupt-controller;
410 compatible = "fsl,qe-ic";
411 #address-cells = <0>;
412 #interrupt-cells = <1>;
413 reg = <0x80 0x80>;
414 big-endian;
415 interrupts = <32 0x8 33 0x8>; // high:32 low:33
416 interrupt-parent = <&ipic>;
421 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
422 interrupt-map = <
424 /* IDSEL 0x11 AD17 */
425 0x8800 0x0 0x0 0x1 &ipic 20 0x8
426 0x8800 0x0 0x0 0x2 &ipic 21 0x8
427 0x8800 0x0 0x0 0x3 &ipic 22 0x8
428 0x8800 0x0 0x0 0x4 &ipic 23 0x8
430 /* IDSEL 0x12 AD18 */
431 0x9000 0x0 0x0 0x1 &ipic 22 0x8
432 0x9000 0x0 0x0 0x2 &ipic 23 0x8
433 0x9000 0x0 0x0 0x3 &ipic 20 0x8
434 0x9000 0x0 0x0 0x4 &ipic 21 0x8
436 /* IDSEL 0x13 AD19 */
437 0x9800 0x0 0x0 0x1 &ipic 23 0x8
438 0x9800 0x0 0x0 0x2 &ipic 20 0x8
439 0x9800 0x0 0x0 0x3 &ipic 21 0x8
440 0x9800 0x0 0x0 0x4 &ipic 22 0x8
442 /* IDSEL 0x15 AD21*/
443 0xa800 0x0 0x0 0x1 &ipic 20 0x8
444 0xa800 0x0 0x0 0x2 &ipic 21 0x8
445 0xa800 0x0 0x0 0x3 &ipic 22 0x8
446 0xa800 0x0 0x0 0x4 &ipic 23 0x8
448 /* IDSEL 0x16 AD22*/
449 0xb000 0x0 0x0 0x1 &ipic 23 0x8
450 0xb000 0x0 0x0 0x2 &ipic 20 0x8
451 0xb000 0x0 0x0 0x3 &ipic 21 0x8
452 0xb000 0x0 0x0 0x4 &ipic 22 0x8
454 /* IDSEL 0x17 AD23*/
455 0xb800 0x0 0x0 0x1 &ipic 22 0x8
456 0xb800 0x0 0x0 0x2 &ipic 23 0x8
457 0xb800 0x0 0x0 0x3 &ipic 20 0x8
458 0xb800 0x0 0x0 0x4 &ipic 21 0x8
460 /* IDSEL 0x18 AD24*/
461 0xc000 0x0 0x0 0x1 &ipic 21 0x8
462 0xc000 0x0 0x0 0x2 &ipic 22 0x8
463 0xc000 0x0 0x0 0x3 &ipic 23 0x8
464 0xc000 0x0 0x0 0x4 &ipic 20 0x8>;
465 interrupt-parent = <&ipic>;
466 interrupts = <66 0x8>;
467 bus-range = <0 0>;
468 ranges = <0x02000000 0x0 0xa0000000 0xa0000000 0x0 0x10000000
469 0x42000000 0x0 0x80000000 0x80000000 0x0 0x10000000
470 0x01000000 0x0 0x00000000 0xe2000000 0x0 0x00100000>;
471 clock-frequency = <66666666>;
472 #interrupt-cells = <1>;
473 #size-cells = <2>;
474 #address-cells = <3>;
475 reg = <0xe0008500 0x100 /* internal registers */
476 0xe0008300 0x8>; /* config space access registers */
477 compatible = "fsl,mpc8349-pci";
479 sleep = <&pmc 0x00010000>;