Lines Matching +full:0 +full:x2010000
11 reg = <0x00 0x70000000 0x00 0x100000>;
14 ranges = <0x00 0x00 0x70000000 0x100000>;
16 atf-sram@0 {
17 reg = <0x00 0x20000>;
23 reg = <0x00 0x00100000 0x00 0x1c000>;
26 ranges = <0x00 0x00 0x00100000 0x1c000>;
31 mux-reg-masks = <0x4080 0x3>, <0x4084 0x3>, /* SERDES0 lane0/1 select */
32 <0x4088 0x3>, <0x408c 0x3>; /* SERDES0 lane2/3 select */
38 mux-reg-masks = <0x4000 0x8000000>; /* USB0 to SERDES0 lane 1/3 mux */
49 reg = <0x00 0x01800000 0x00 0x10000>, /* GICD */
50 <0x00 0x01900000 0x00 0x100000>; /* GICR */
57 reg = <0x00 0x01820000 0x00 0x10000>;
58 socionext,synquacer-pre-its = <0x1000000 0x400000>;
79 ranges = <0x00 0x30000000 0x00 0x30000000 0x00 0x0c400000>;
90 ti,interrupt-ranges = <0 64 64>,
97 reg = <0x00 0x33d00000 0x00 0x100000>;
99 #interrupt-cells = <0>;
104 ti,interrupt-ranges = <0 0 256>;
111 reg = <0x00 0x32c00000 0x00 0x100000>,
112 <0x00 0x32400000 0x00 0x100000>,
113 <0x00 0x32800000 0x00 0x100000>;
120 reg = <0x00 0x3c000000 0x00 0x400000>,
121 <0x00 0x38000000 0x00 0x400000>,
122 <0x00 0x31120000 0x00 0x100>,
123 <0x00 0x33000000 0x00 0x40000>;
126 ti,sci-rm-range-gp-rings = <0x1>; /* GP ring range */
134 reg = <0x00 0x31150000 0x00 0x100>,
135 <0x00 0x34000000 0x00 0x100000>,
136 <0x00 0x35000000 0x00 0x100000>;
145 ti,sci-rm-range-tchan = <0x0d>, /* TX_CHAN */
146 <0x0f>, /* TX_HCHAN */
147 <0x10>; /* TX_UHCHAN */
148 ti,sci-rm-range-rchan = <0x0a>, /* RX_CHAN */
149 <0x0b>, /* RX_HCHAN */
150 <0x0c>; /* RX_UHCHAN */
151 ti,sci-rm-range-rflow = <0x00>; /* GP RFLOW */
156 reg = <0x00 0x310d0000 0x00 0x400>;
169 /* Proxy 0 addressing */
170 reg = <0x00 0x11c000 0x00 0x2b4>;
173 pinctrl-single,function-mask = <0xffffffff>;
178 reg = <0x00 0x02800000 0x00 0x100>;
191 reg = <0x00 0x02810000 0x00 0x100>;
204 reg = <0x00 0x02820000 0x00 0x100>;
217 reg = <0x00 0x02830000 0x00 0x100>;
230 reg = <0x00 0x02840000 0x00 0x100>;
243 reg = <0x00 0x02850000 0x00 0x100>;
256 reg = <0x00 0x02860000 0x00 0x100>;
269 reg = <0x00 0x02870000 0x00 0x100>;
282 reg = <0x00 0x02880000 0x00 0x100>;
295 reg = <0x00 0x02890000 0x00 0x100>;
308 reg = <0x00 0x2000000 0x00 0x100>;
311 #size-cells = <0>;
319 reg = <0x00 0x2010000 0x00 0x100>;
322 #size-cells = <0>;
330 reg = <0x00 0x2020000 0x00 0x100>;
333 #size-cells = <0>;
341 reg = <0x00 0x2030000 0x00 0x100>;
344 #size-cells = <0>;
352 reg = <0x00 0x2040000 0x00 0x100>;
355 #size-cells = <0>;
363 reg = <0x00 0x2050000 0x00 0x100>;
366 #size-cells = <0>;
374 reg = <0x00 0x2060000 0x00 0x100>;
377 #size-cells = <0>;
385 reg = <0x00 0x04f80000 0x00 0x260>, <0x00 0x4f88000 0x00 0x134>;
389 clocks = <&k3_clks 91 3>, <&k3_clks 91 0>;
390 ti,otap-del-sel-legacy = <0x0>;
391 ti,otap-del-sel-mmc-hs = <0x0>;
392 ti,otap-del-sel-ddr52 = <0x6>;
393 ti,otap-del-sel-hs200 = <0x8>;
394 ti,otap-del-sel-hs400 = <0x0>;
395 ti,strobe-sel = <0x77>;
396 ti,trm-icp = <0x8>;
404 reg = <0x00 0x04fb0000 0x00 0x260>, <0x00 0x4fb8000 0x00 0x134>;
409 ti,otap-del-sel-legacy = <0x0>;
410 ti,otap-del-sel-sd-hs = <0x0>;
411 ti,otap-del-sel-sdr12 = <0xf>;
412 ti,otap-del-sel-sdr25 = <0xf>;
413 ti,otap-del-sel-sdr50 = <0xc>;
414 ti,otap-del-sel-sdr104 = <0x5>;
415 ti,otap-del-sel-ddr50 = <0xc>;
422 reg = <0x00 0x4104000 0x00 0x100>;
435 reg = <0x00 0x6000000 0x00 0x10000>,
436 <0x00 0x6010000 0x00 0x10000>,
437 <0x00 0x6020000 0x00 0x10000>;
439 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>, /* irq.0 */
441 <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>; /* otgirq.0 */