Lines Matching +full:0 +full:- +full:1
1 // SPDX-License-Identifier: GPL-2.0-only
8 #include <dt-bindings/interrupt-controller/arm-gic.h>
11 compatible = "hisilicon,hip06-d03";
12 interrupt-parent = <&gic>;
13 #address-cells = <2>;
14 #size-cells = <2>;
17 compatible = "arm,psci-0.2";
22 #address-cells = <1>;
23 #size-cells = <0>;
25 cpu-map {
86 compatible = "arm,cortex-a57";
87 reg = <0x10000>;
88 enable-method = "psci";
89 next-level-cache = <&cluster0_l2>;
94 compatible = "arm,cortex-a57";
95 reg = <0x10001>;
96 enable-method = "psci";
97 next-level-cache = <&cluster0_l2>;
102 compatible = "arm,cortex-a57";
103 reg = <0x10002>;
104 enable-method = "psci";
105 next-level-cache = <&cluster0_l2>;
110 compatible = "arm,cortex-a57";
111 reg = <0x10003>;
112 enable-method = "psci";
113 next-level-cache = <&cluster0_l2>;
118 compatible = "arm,cortex-a57";
119 reg = <0x10100>;
120 enable-method = "psci";
121 next-level-cache = <&cluster1_l2>;
126 compatible = "arm,cortex-a57";
127 reg = <0x10101>;
128 enable-method = "psci";
129 next-level-cache = <&cluster1_l2>;
134 compatible = "arm,cortex-a57";
135 reg = <0x10102>;
136 enable-method = "psci";
137 next-level-cache = <&cluster1_l2>;
142 compatible = "arm,cortex-a57";
143 reg = <0x10103>;
144 enable-method = "psci";
145 next-level-cache = <&cluster1_l2>;
150 compatible = "arm,cortex-a57";
151 reg = <0x10200>;
152 enable-method = "psci";
153 next-level-cache = <&cluster2_l2>;
158 compatible = "arm,cortex-a57";
159 reg = <0x10201>;
160 enable-method = "psci";
161 next-level-cache = <&cluster2_l2>;
166 compatible = "arm,cortex-a57";
167 reg = <0x10202>;
168 enable-method = "psci";
169 next-level-cache = <&cluster2_l2>;
174 compatible = "arm,cortex-a57";
175 reg = <0x10203>;
176 enable-method = "psci";
177 next-level-cache = <&cluster2_l2>;
182 compatible = "arm,cortex-a57";
183 reg = <0x10300>;
184 enable-method = "psci";
185 next-level-cache = <&cluster3_l2>;
190 compatible = "arm,cortex-a57";
191 reg = <0x10301>;
192 enable-method = "psci";
193 next-level-cache = <&cluster3_l2>;
198 compatible = "arm,cortex-a57";
199 reg = <0x10302>;
200 enable-method = "psci";
201 next-level-cache = <&cluster3_l2>;
206 compatible = "arm,cortex-a57";
207 reg = <0x10303>;
208 enable-method = "psci";
209 next-level-cache = <&cluster3_l2>;
212 cluster0_l2: l2-cache0 {
216 cluster1_l2: l2-cache1 {
220 cluster2_l2: l2-cache2 {
224 cluster3_l2: l2-cache3 {
229 gic: interrupt-controller@4d000000 {
230 compatible = "arm,gic-v3";
231 #interrupt-cells = <3>;
232 #address-cells = <2>;
233 #size-cells = <2>;
235 interrupt-controller;
236 #redistributor-regions = <1>;
237 redistributor-stride = <0x0 0x30000>;
238 reg = <0x0 0x4d000000 0 0x10000>, /* GICD */
239 <0x0 0x4d100000 0 0x300000>, /* GICR */
240 <0x0 0xfe000000 0 0x10000>, /* GICC */
241 <0x0 0xfe010000 0 0x10000>, /* GICH */
242 <0x0 0xfe020000 0 0x10000>; /* GICV */
245 its_dsa: interrupt-controller@c6000000 {
246 compatible = "arm,gic-v3-its";
247 msi-controller;
248 #msi-cells = <1>;
249 reg = <0x0 0xc6000000 0x0 0x40000>;
254 compatible = "arm,armv8-timer";
262 compatible = "arm,cortex-a57-pmu";
267 compatible = "hisilicon,mbigen-v2";
268 reg = <0x0 0xa0080000 0x0 0x10000>;
271 msi-parent = <&its_dsa 0x40080>;
272 interrupt-controller;
273 #interrupt-cells = <2>;
274 num-pins = <2>;
278 msi-parent = <&its_dsa 0x40000>;
279 interrupt-controller;
280 #interrupt-cells = <2>;
281 num-pins = <128>;
285 msi-parent = <&its_dsa 0x40040>;
286 interrupt-controller;
287 #interrupt-cells = <2>;
288 num-pins = <128>;
292 msi-parent = <&its_dsa 0x40085>;
293 interrupt-controller;
294 #interrupt-cells = <2>;
295 num-pins = <10>;
300 compatible = "hisilicon,mbigen-v2";
301 reg = <0x0 0xc0080000 0x0 0x10000>;
304 msi-parent = <&its_dsa 0x40800>;
305 interrupt-controller;
306 #interrupt-cells = <2>;
307 num-pins = <409>;
310 mbigen_sas0: intc-sas0 {
311 msi-parent = <&its_dsa 0x40900>;
312 interrupt-controller;
313 #interrupt-cells = <2>;
314 num-pins = <128>;
330 * when iommu-map entry is used along with the PCIe node.
331 * Refer:https://www.spinics.net/lists/arm-kernel/msg602812.html
334 compatible = "arm,smmu-v3";
335 reg = <0x0 0xa0040000 0x0 0x20000>;
336 #iommu-cells = <1>;
337 dma-coherent;
338 smmu-cb-memtype = <0x0 0x1>;
339 hisilicon,broken-prefetch-cmd;
344 compatible = "simple-bus";
345 #address-cells = <2>;
346 #size-cells = <2>;
350 compatible = "hisilicon,hip06-lpc";
351 #size-cells = <1>;
352 #address-cells = <2>;
353 reg = <0x0 0xa01b0000 0x0 0x1000>;
356 compatible = "ipmi-bt";
358 reg = <0x01 0xe4 0x04>;
362 uart0: lpc-uart@2f8 {
364 clock-frequency = <1843200>;
365 reg = <0x01 0x2f8 0x08>;
371 compatible = "fixed-clock";
372 clock-frequency = <50000000>;
373 #clock-cells = <0>;
377 compatible = "generic-ohci";
378 reg = <0x0 0xa7030000 0x0 0x10000>;
379 interrupt-parent = <&mbigen_usb>;
381 dma-coherent;
386 compatible = "generic-ehci";
387 reg = <0x0 0xa7020000 0x0 0x10000>;
388 interrupt-parent = <&mbigen_usb>;
390 dma-coherent;
395 compatible = "hisilicon,peri-subctrl","syscon";
396 reg = <0 0x60000000 0x0 0x10000>;
400 compatible = "hisilicon,dsa-subctrl", "syscon";
401 reg = <0x0 0xc0000000 0x0 0x10000>;
405 compatible = "hisilicon,pcie-sas-subctrl", "syscon";
406 reg = <0x0 0xa0000000 0x0 0x10000>;
411 reg = <0 0xc2200000 0x0 0x80000>;
415 compatible = "hisilicon,hns-mdio";
416 reg = <0x0 0x603c0000 0x0 0x1000>;
417 subctrl-vbase = <&peri_c_subctrl 0x338 0xa38 0x531c 0x5a1c>;
418 #address-cells = <1>;
419 #size-cells = <0>;
421 phy0: ethernet-phy@0 {
422 compatible = "ethernet-phy-ieee802.3-c22";
423 reg = <0>;
426 phy1: ethernet-phy@1 {
427 compatible = "ethernet-phy-ieee802.3-c22";
428 reg = <1>;
433 #address-cells = <1>;
434 #size-cells = <0>;
435 compatible = "hisilicon,hns-dsaf-v2";
436 mode = "6port-16rss";
437 reg = <0x0 0xc5000000 0x0 0x890000
438 0x0 0xc7000000 0x0 0x600000>;
439 reg-names = "ppe-base", "dsaf-base";
440 interrupt-parent = <&mbigen_dsaf0>;
441 subctrl-syscon = <&dsa_subctrl>;
442 reset-field-offset = <0>;
444 <576 1>, <577 1>, <578 1>, <579 1>, <580 1>,
445 <581 1>, <582 1>, <583 1>, <584 1>, <585 1>,
446 <586 1>, <587 1>, <588 1>, <589 1>, <590 1>,
447 <591 1>, <592 1>, <593 1>, <594 1>, <595 1>,
448 <596 1>, <597 1>, <598 1>, <599 1>, <600 1>,
449 <960 1>, <961 1>, <962 1>, <963 1>, <964 1>,
450 <965 1>, <966 1>, <967 1>, <968 1>, <969 1>,
451 <970 1>, <971 1>, <972 1>, <973 1>, <974 1>,
452 <975 1>, <976 1>, <977 1>, <978 1>, <979 1>,
453 <980 1>, <981 1>, <982 1>, <983 1>, <984 1>,
454 <985 1>, <986 1>, <987 1>, <988 1>, <989 1>,
455 <990 1>, <991 1>, <992 1>, <993 1>, <994 1>,
456 <995 1>, <996 1>, <997 1>, <998 1>, <999 1>,
457 <1000 1>, <1001 1>, <1002 1>, <1003 1>, <1004 1>,
458 <1005 1>, <1006 1>, <1007 1>, <1008 1>, <1009 1>,
459 <1010 1>, <1011 1>, <1012 1>, <1013 1>, <1014 1>,
460 <1015 1>, <1016 1>, <1017 1>, <1018 1>, <1019 1>,
461 <1020 1>, <1021 1>, <1022 1>, <1023 1>, <1024 1>,
462 <1025 1>, <1026 1>, <1027 1>, <1028 1>, <1029 1>,
463 <1030 1>, <1031 1>, <1032 1>, <1033 1>, <1034 1>,
464 <1035 1>, <1036 1>, <1037 1>, <1038 1>, <1039 1>,
465 <1040 1>, <1041 1>, <1042 1>, <1043 1>, <1044 1>,
466 <1045 1>, <1046 1>, <1047 1>, <1048 1>, <1049 1>,
467 <1050 1>, <1051 1>, <1052 1>, <1053 1>, <1054 1>,
468 <1055 1>, <1056 1>, <1057 1>, <1058 1>, <1059 1>,
469 <1060 1>, <1061 1>, <1062 1>, <1063 1>, <1064 1>,
470 <1065 1>, <1066 1>, <1067 1>, <1068 1>, <1069 1>,
471 <1070 1>, <1071 1>, <1072 1>, <1073 1>, <1074 1>,
472 <1075 1>, <1076 1>, <1077 1>, <1078 1>, <1079 1>,
473 <1080 1>, <1081 1>, <1082 1>, <1083 1>, <1084 1>,
474 <1085 1>, <1086 1>, <1087 1>, <1088 1>, <1089 1>,
475 <1090 1>, <1091 1>, <1092 1>, <1093 1>, <1094 1>,
476 <1095 1>, <1096 1>, <1097 1>, <1098 1>, <1099 1>,
477 <1100 1>, <1101 1>, <1102 1>, <1103 1>, <1104 1>,
478 <1105 1>, <1106 1>, <1107 1>, <1108 1>, <1109 1>,
479 <1110 1>, <1111 1>, <1112 1>, <1113 1>, <1114 1>,
480 <1115 1>, <1116 1>, <1117 1>, <1118 1>, <1119 1>,
481 <1120 1>, <1121 1>, <1122 1>, <1123 1>, <1124 1>,
482 <1125 1>, <1126 1>, <1127 1>, <1128 1>, <1129 1>,
483 <1130 1>, <1131 1>, <1132 1>, <1133 1>, <1134 1>,
484 <1135 1>, <1136 1>, <1137 1>, <1138 1>, <1139 1>,
485 <1140 1>, <1141 1>, <1142 1>, <1143 1>, <1144 1>,
486 <1145 1>, <1146 1>, <1147 1>, <1148 1>, <1149 1>,
487 <1150 1>, <1151 1>, <1152 1>, <1153 1>, <1154 1>,
488 <1155 1>, <1156 1>, <1157 1>, <1158 1>, <1159 1>,
489 <1160 1>, <1161 1>, <1162 1>, <1163 1>, <1164 1>,
490 <1165 1>, <1166 1>, <1167 1>, <1168 1>, <1169 1>,
491 <1170 1>, <1171 1>, <1172 1>, <1173 1>, <1174 1>,
492 <1175 1>, <1176 1>, <1177 1>, <1178 1>, <1179 1>,
493 <1180 1>, <1181 1>, <1182 1>, <1183 1>, <1184 1>,
494 <1185 1>, <1186 1>, <1187 1>, <1188 1>, <1189 1>,
495 <1190 1>, <1191 1>, <1192 1>, <1193 1>, <1194 1>,
496 <1195 1>, <1196 1>, <1197 1>, <1198 1>, <1199 1>,
497 <1200 1>, <1201 1>, <1202 1>, <1203 1>, <1204 1>,
498 <1205 1>, <1206 1>, <1207 1>, <1208 1>, <1209 1>,
499 <1210 1>, <1211 1>, <1212 1>, <1213 1>, <1214 1>,
500 <1215 1>, <1216 1>, <1217 1>, <1218 1>, <1219 1>,
501 <1220 1>, <1221 1>, <1222 1>, <1223 1>, <1224 1>,
502 <1225 1>, <1226 1>, <1227 1>, <1228 1>, <1229 1>,
503 <1230 1>, <1231 1>, <1232 1>, <1233 1>, <1234 1>,
504 <1235 1>, <1236 1>, <1237 1>, <1238 1>, <1239 1>,
505 <1240 1>, <1241 1>, <1242 1>, <1243 1>, <1244 1>,
506 <1245 1>, <1246 1>, <1247 1>, <1248 1>, <1249 1>,
507 <1250 1>, <1251 1>, <1252 1>, <1253 1>, <1254 1>,
508 <1255 1>, <1256 1>, <1257 1>, <1258 1>, <1259 1>,
509 <1260 1>, <1261 1>, <1262 1>, <1263 1>, <1264 1>,
510 <1265 1>, <1266 1>, <1267 1>, <1268 1>, <1269 1>,
511 <1270 1>, <1271 1>, <1272 1>, <1273 1>, <1274 1>,
512 <1275 1>, <1276 1>, <1277 1>, <1278 1>, <1279 1>,
513 <1280 1>, <1281 1>, <1282 1>, <1283 1>, <1284 1>,
514 <1285 1>, <1286 1>, <1287 1>, <1288 1>, <1289 1>,
515 <1290 1>, <1291 1>, <1292 1>, <1293 1>, <1294 1>,
516 <1295 1>, <1296 1>, <1297 1>, <1298 1>, <1299 1>,
517 <1300 1>, <1301 1>, <1302 1>, <1303 1>, <1304 1>,
518 <1305 1>, <1306 1>, <1307 1>, <1308 1>, <1309 1>,
519 <1310 1>, <1311 1>, <1312 1>, <1313 1>, <1314 1>,
520 <1315 1>, <1316 1>, <1317 1>, <1318 1>, <1319 1>,
521 <1320 1>, <1321 1>, <1322 1>, <1323 1>, <1324 1>,
522 <1325 1>, <1326 1>, <1327 1>, <1328 1>, <1329 1>,
523 <1330 1>, <1331 1>, <1332 1>, <1333 1>, <1334 1>,
524 <1335 1>, <1336 1>, <1337 1>, <1338 1>, <1339 1>,
525 <1340 1>, <1341 1>, <1342 1>, <1343 1>;
527 desc-num = <0x400>;
528 buf-size = <0x1000>;
529 dma-coherent;
531 port@0 {
532 reg = <0>;
533 serdes-syscon = <&serdes_ctrl>;
534 port-rst-offset = <0>;
535 port-mode-offset = <0>;
536 media-type = "fiber";
539 port@1 {
540 reg = <1>;
541 serdes-syscon= <&serdes_ctrl>;
542 port-rst-offset = <1>;
543 port-mode-offset = <1>;
544 media-type = "fiber";
549 phy-handle = <&phy0>;
550 serdes-syscon= <&serdes_ctrl>;
551 port-rst-offset = <4>;
552 port-mode-offset = <2>;
553 media-type = "copper";
558 phy-handle = <&phy1>;
559 serdes-syscon= <&serdes_ctrl>;
560 port-rst-offset = <5>;
561 port-mode-offset = <3>;
562 media-type = "copper";
566 eth0: ethernet-4{
567 compatible = "hisilicon,hns-nic-v2";
568 ae-handle = <&dsaf0>;
569 port-idx-in-ae = <4>;
570 local-mac-address = [00 00 00 00 00 00];
572 dma-coherent;
575 eth1: ethernet-5{
576 compatible = "hisilicon,hns-nic-v2";
577 ae-handle = <&dsaf0>;
578 port-idx-in-ae = <5>;
579 local-mac-address = [00 00 00 00 00 00];
581 dma-coherent;
584 eth2: ethernet-0{
585 compatible = "hisilicon,hns-nic-v2";
586 ae-handle = <&dsaf0>;
587 port-idx-in-ae = <0>;
588 local-mac-address = [00 00 00 00 00 00];
590 dma-coherent;
593 eth3: ethernet-1{
594 compatible = "hisilicon,hns-nic-v2";
595 ae-handle = <&dsaf0>;
596 port-idx-in-ae = <1>;
597 local-mac-address = [00 00 00 00 00 00];
599 dma-coherent;
603 compatible = "hisilicon,hip06-sas-v2";
604 reg = <0 0xc3000000 0 0x10000>;
605 sas-addr = [50 01 88 20 16 00 00 00];
606 hisilicon,sas-syscon = <&dsa_subctrl>;
607 ctrl-reset-reg = <0xa60>;
608 ctrl-reset-sts-reg = <0x5a30>;
609 ctrl-clock-ena-reg = <0x338>;
610 clocks = <&refclk 0>;
611 queue-count = <16>;
612 phy-count = <8>;
613 dma-coherent;
614 interrupt-parent = <&mbigen_sas0>;
634 <160 4>,<601 1>,<602 1>,<603 1>,<604 1>,
635 <605 1>,<606 1>,<607 1>,<608 1>,<609 1>,
636 <610 1>,<611 1>,<612 1>,<613 1>,<614 1>,
637 <615 1>,<616 1>,<617 1>,<618 1>,<619 1>,
638 <620 1>,<621 1>,<622 1>,<623 1>,<624 1>,
639 <625 1>,<626 1>,<627 1>,<628 1>,<629 1>,
640 <630 1>,<631 1>,<632 1>;
645 compatible = "hisilicon,hip06-sas-v2";
646 reg = <0 0xa2000000 0 0x10000>;
647 sas-addr = [50 01 88 20 16 00 00 00];
648 hisilicon,sas-syscon = <&pcie_subctl>;
649 hip06-sas-v2-quirk-amt;
650 ctrl-reset-reg = <0xa18>;
651 ctrl-reset-sts-reg = <0x5a0c>;
652 ctrl-clock-ena-reg = <0x318>;
653 clocks = <&refclk 0>;
654 queue-count = <16>;
655 phy-count = <8>;
656 dma-coherent;
657 interrupt-parent = <&mbigen_sas1>;
677 <159 4>,<576 1>,<577 1>,<578 1>,<579 1>,
678 <580 1>,<581 1>,<582 1>,<583 1>,<584 1>,
679 <585 1>,<586 1>,<587 1>,<588 1>,<589 1>,
680 <590 1>,<591 1>,<592 1>,<593 1>,<594 1>,
681 <595 1>,<596 1>,<597 1>,<598 1>,<599 1>,
682 <600 1>,<601 1>,<602 1>,<603 1>,<604 1>,
683 <605 1>,<606 1>,<607 1>;
688 compatible = "hisilicon,hip06-sas-v2";
689 reg = <0 0xa3000000 0 0x10000>;
690 sas-addr = [50 01 88 20 16 00 00 00];
691 hisilicon,sas-syscon = <&pcie_subctl>;
692 ctrl-reset-reg = <0xae0>;
693 ctrl-reset-sts-reg = <0x5a70>;
694 ctrl-clock-ena-reg = <0x3a8>;
695 clocks = <&refclk 0>;
696 queue-count = <16>;
697 phy-count = <9>;
698 dma-coherent;
699 interrupt-parent = <&mbigen_sas2>;
719 <287 4>,<608 1>,<609 1>,<610 1>,<611 1>,
720 <612 1>,<613 1>,<614 1>,<615 1>,<616 1>,
721 <617 1>,<618 1>,<619 1>,<620 1>,<621 1>,
722 <622 1>,<623 1>,<624 1>,<625 1>,<626 1>,
723 <627 1>,<628 1>,<629 1>,<630 1>,<631 1>,
724 <632 1>,<633 1>,<634 1>,<635 1>,<636 1>,
725 <637 1>,<638 1>,<639 1>;
730 compatible = "hisilicon,hip06-pcie-ecam";
731 reg = <0 0xb0000000 0 0x2000000>,
732 <0 0xa0090000 0 0x10000>;
733 bus-range = <0 31>;
734 msi-map = <0x0000 &its_dsa 0x0000 0x2000>;
735 msi-map-mask = <0xffff>;
736 #address-cells = <3>;
737 #size-cells = <2>;
739 dma-coherent;
740 ranges = <0x02000000 0 0xb2000000 0x0 0xb2000000 0
741 0x5ff0000 0x01000000 0 0 0 0xb7ff0000
742 0 0x10000>;
743 #interrupt-cells = <1>;
744 interrupt-map-mask = <0xf800 0 0 7>;
745 interrupt-map = <0x0 0 0 1 &mbigen_pcie0 650 4
746 0x0 0 0 2 &mbigen_pcie0 650 4
747 0x0 0 0 3 &mbigen_pcie0 650 4
748 0x0 0 0 4 &mbigen_pcie0 650 4>;