Lines Matching +full:smd +full:- +full:rpm

1 // SPDX-License-Identifier: GPL-2.0
2 /dts-v1/;
4 #include <dt-bindings/interrupt-controller/arm-gic.h>
5 #include <dt-bindings/clock/qcom,gcc-apq8084.h>
6 #include <dt-bindings/gpio/gpio.h>
9 #address-cells = <1>;
10 #size-cells = <1>;
13 interrupt-parent = <&intc>;
15 reserved-memory {
16 #address-cells = <1>;
17 #size-cells = <1>;
22 no-map;
27 #address-cells = <1>;
28 #size-cells = <0>;
34 enable-method = "qcom,kpss-acc-v2";
35 next-level-cache = <&L2>;
38 cpu-idle-states = <&CPU_SPC>;
45 enable-method = "qcom,kpss-acc-v2";
46 next-level-cache = <&L2>;
49 cpu-idle-states = <&CPU_SPC>;
56 enable-method = "qcom,kpss-acc-v2";
57 next-level-cache = <&L2>;
60 cpu-idle-states = <&CPU_SPC>;
67 enable-method = "qcom,kpss-acc-v2";
68 next-level-cache = <&L2>;
71 cpu-idle-states = <&CPU_SPC>;
74 L2: l2-cache {
75 compatible = "qcom,arch-cache";
76 cache-level = <2>;
80 idle-states {
82 compatible = "qcom,idle-state-spc",
83 "arm,idle-state";
84 entry-latency-us = <150>;
85 exit-latency-us = <200>;
86 min-residency-us = <2000>;
100 clock-names = "core", "bus", "iface";
104 thermal-zones {
105 cpu-thermal0 {
106 polling-delay-passive = <250>;
107 polling-delay = <1000>;
109 thermal-sensors = <&tsens 5>;
125 cpu-thermal1 {
126 polling-delay-passive = <250>;
127 polling-delay = <1000>;
129 thermal-sensors = <&tsens 6>;
145 cpu-thermal2 {
146 polling-delay-passive = <250>;
147 polling-delay = <1000>;
149 thermal-sensors = <&tsens 7>;
165 cpu-thermal3 {
166 polling-delay-passive = <250>;
167 polling-delay = <1000>;
169 thermal-sensors = <&tsens 8>;
186 cpu-pmu {
187 compatible = "qcom,krait-pmu";
193 compatible = "fixed-clock";
194 #clock-cells = <0>;
195 clock-frequency = <19200000>;
199 compatible = "fixed-clock";
200 #clock-cells = <0>;
201 clock-frequency = <32768>;
206 compatible = "arm,armv7-timer";
211 clock-frequency = <19200000>;
217 qcom,rpm-msg-ram = <&rpm_msg_ram>;
218 memory-region = <&smem_mem>;
224 #address-cells = <1>;
225 #size-cells = <1>;
227 compatible = "simple-bus";
229 intc: interrupt-controller@f9000000 {
230 compatible = "qcom,msm-qgic2";
231 interrupt-controller;
232 #interrupt-cells = <3>;
243 #address-cells = <1>;
244 #size-cells = <1>;
255 tsens: thermal-sensor@fc4a8000 {
256 compatible = "qcom,msm8974-tsens";
259 nvmem-cells = <&tsens_calib>, <&tsens_backup>;
260 nvmem-cell-names = "calib", "calib_backup";
262 #thermal-sensor-cells = <1>;
265 #address-cells = <1>;
266 #size-cells = <1>;
268 compatible = "arm,armv7-timer-mem";
270 clock-frequency = <19200000>;
273 frame-number = <0>;
281 frame-number = <1>;
288 frame-number = <2>;
295 frame-number = <3>;
302 frame-number = <4>;
309 frame-number = <5>;
316 frame-number = <6>;
323 saw0: power-controller@f9089000 {
324 compatible = "qcom,apq8084-saw2-v2.1-cpu", "qcom,saw2";
328 saw1: power-controller@f9099000 {
329 compatible = "qcom,apq8084-saw2-v2.1-cpu", "qcom,saw2";
333 saw2: power-controller@f90a9000 {
334 compatible = "qcom,apq8084-saw2-v2.1-cpu", "qcom,saw2";
338 saw3: power-controller@f90b9000 {
339 compatible = "qcom,apq8084-saw2-v2.1-cpu", "qcom,saw2";
343 saw_l2: power-controller@f9012000 {
349 acc0: clock-controller@f9088000 {
350 compatible = "qcom,kpss-acc-v2";
355 acc1: clock-controller@f9098000 {
356 compatible = "qcom,kpss-acc-v2";
361 acc2: clock-controller@f90a8000 {
362 compatible = "qcom,kpss-acc-v2";
367 acc3: clock-controller@f90b8000 {
368 compatible = "qcom,kpss-acc-v2";
378 gcc: clock-controller@fc400000 {
379 compatible = "qcom,gcc-apq8084";
380 #clock-cells = <1>;
381 #reset-cells = <1>;
382 #power-domain-cells = <1>;
392 compatible = "qcom,tcsr-mutex";
394 #hwlock-cells = <1>;
398 compatible = "qcom,rpm-msg-ram";
403 compatible = "qcom,apq8084-pinctrl";
405 gpio-controller;
406 gpio-ranges = <&tlmm 0 0 147>;
407 #gpio-cells = <2>;
408 interrupt-controller;
409 #interrupt-cells = <2>;
414 compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm";
418 clock-names = "core", "iface";
423 compatible = "qcom,apq8084-sdhci", "qcom,sdhci-msm-v4";
425 reg-names = "hc_mem", "core_mem";
427 interrupt-names = "hc_irq", "pwr_irq";
431 clock-names = "core", "iface", "xo";
436 compatible = "qcom,apq8084-sdhci", "qcom,sdhci-msm-v4";
438 reg-names = "hc_mem", "core_mem";
440 interrupt-names = "hc_irq", "pwr_irq";
444 clock-names = "core", "iface", "xo";
449 compatible = "qcom,spmi-pmic-arb";
450 reg-names = "core", "intr", "cnfg";
454 interrupt-names = "periph_irq";
458 #address-cells = <2>;
459 #size-cells = <0>;
460 interrupt-controller;
461 #interrupt-cells = <4>;
465 smd {
466 compatible = "qcom,smd";
468 rpm {
471 qcom,smd-edge = <15>;
474 compatible = "qcom,rpm-apq8084";
475 qcom,smd-channels = "rpm_requests";
477 pma8084-regulators {
478 compatible = "qcom,rpm-pma8084-regulators";