Lines Matching +full:imx6q +full:- +full:iomuxc +full:- +full:gpr
1 // SPDX-License-Identifier: GPL-2.0
5 #include <dt-bindings/interrupt-controller/irq.h>
6 #include "imx6dl-pinfunc.h"
15 #address-cells = <1>;
16 #size-cells = <0>;
19 compatible = "arm,cortex-a9";
22 next-level-cache = <&L2>;
23 operating-points = <
29 fsl,soc-operating-points = <
30 /* ARM kHz SOC-PU uV */
35 clock-latency = <61036>; /* two CLK32 periods */
36 #cooling-cells = <2>;
42 clock-names = "arm", "pll2_pfd2_396m", "step",
44 arm-supply = <®_arm>;
45 pu-supply = <®_pu>;
46 soc-supply = <®_soc>;
47 nvmem-cells = <&cpu_speed_grade>;
48 nvmem-cell-names = "speed_grade";
52 compatible = "arm,cortex-a9";
55 next-level-cache = <&L2>;
56 operating-points = <
62 fsl,soc-operating-points = <
63 /* ARM kHz SOC-PU uV */
68 clock-latency = <61036>; /* two CLK32 periods */
69 #cooling-cells = <2>;
75 clock-names = "arm", "pll2_pfd2_396m", "step",
77 arm-supply = <®_arm>;
78 pu-supply = <®_pu>;
79 soc-supply = <®_soc>;
85 compatible = "mmio-sram";
104 #address-cells = <1>;
105 #size-cells = <0>;
106 compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
115 capture-subsystem {
116 compatible = "fsl,imx-capture-subsystem";
120 display-subsystem {
121 compatible = "fsl,imx-display-subsystem";
127 gpio-ranges = <&iomuxc 0 131 2>, <&iomuxc 2 137 8>, <&iomuxc 10 189 2>,
128 <&iomuxc 12 194 1>, <&iomuxc 13 193 1>, <&iomuxc 14 192 1>,
129 <&iomuxc 15 191 1>, <&iomuxc 16 185 2>, <&iomuxc 18 184 1>,
130 <&iomuxc 19 187 1>, <&iomuxc 20 183 1>, <&iomuxc 21 188 1>,
131 <&iomuxc 22 123 3>, <&iomuxc 25 121 1>, <&iomuxc 26 127 1>,
132 <&iomuxc 27 126 1>, <&iomuxc 28 128 1>, <&iomuxc 29 130 1>,
133 <&iomuxc 30 129 1>, <&iomuxc 31 122 1>;
137 gpio-ranges = <&iomuxc 0 161 8>, <&iomuxc 8 208 8>, <&iomuxc 16 74 1>,
138 <&iomuxc 17 73 1>, <&iomuxc 18 72 1>, <&iomuxc 19 71 1>,
139 <&iomuxc 20 70 1>, <&iomuxc 21 69 1>, <&iomuxc 22 68 1>,
140 <&iomuxc 23 79 2>, <&iomuxc 25 118 2>, <&iomuxc 27 117 1>,
141 <&iomuxc 28 113 4>;
145 gpio-ranges = <&iomuxc 0 97 2>, <&iomuxc 2 105 8>, <&iomuxc 10 99 6>,
146 <&iomuxc 16 81 16>;
150 gpio-ranges = <&iomuxc 5 136 1>, <&iomuxc 6 145 1>, <&iomuxc 7 150 1>,
151 <&iomuxc 8 146 1>, <&iomuxc 9 151 1>, <&iomuxc 10 147 1>,
152 <&iomuxc 11 152 1>, <&iomuxc 12 148 1>, <&iomuxc 13 153 1>,
153 <&iomuxc 14 149 1>, <&iomuxc 15 154 1>, <&iomuxc 16 39 7>,
154 <&iomuxc 23 56 1>, <&iomuxc 24 61 7>, <&iomuxc 31 46 1>;
158 gpio-ranges = <&iomuxc 0 120 1>, <&iomuxc 2 77 1>, <&iomuxc 4 76 1>,
159 <&iomuxc 5 47 9>, <&iomuxc 14 57 4>, <&iomuxc 18 37 1>,
160 <&iomuxc 19 36 1>, <&iomuxc 20 35 1>, <&iomuxc 21 38 1>,
161 <&iomuxc 22 29 6>, <&iomuxc 28 19 4>;
165 gpio-ranges = <&iomuxc 0 23 6>, <&iomuxc 6 75 1>, <&iomuxc 7 156 1>,
166 <&iomuxc 8 155 1>, <&iomuxc 9 170 1>, <&iomuxc 10 169 1>,
167 <&iomuxc 11 157 1>, <&iomuxc 14 158 3>, <&iomuxc 17 204 1>,
168 <&iomuxc 18 203 1>, <&iomuxc 19 182 1>, <&iomuxc 20 177 4>,
169 <&iomuxc 24 175 1>, <&iomuxc 25 171 1>, <&iomuxc 26 181 1>,
170 <&iomuxc 27 172 3>, <&iomuxc 30 176 1>, <&iomuxc 31 78 1>;
174 gpio-ranges = <&iomuxc 0 202 1>, <&iomuxc 1 201 1>, <&iomuxc 2 196 1>,
175 <&iomuxc 3 195 1>, <&iomuxc 4 197 4>, <&iomuxc 8 205 1>,
176 <&iomuxc 9 207 1>, <&iomuxc 10 206 1>, <&iomuxc 11 133 3>;
179 &gpr {
181 compatible = "video-mux";
182 mux-controls = <&mux 0>;
183 #address-cells = <1>;
184 #size-cells = <0>;
190 remote-endpoint = <&mipi_vc0_to_ipu1_csi0_mux>;
198 remote-endpoint = <&mipi_vc1_to_ipu1_csi0_mux>;
206 remote-endpoint = <&mipi_vc2_to_ipu1_csi0_mux>;
214 remote-endpoint = <&mipi_vc3_to_ipu1_csi0_mux>;
229 remote-endpoint = <&ipu1_csi0_from_ipu1_csi0_mux>;
235 compatible = "video-mux";
236 mux-controls = <&mux 1>;
237 #address-cells = <1>;
238 #size-cells = <0>;
244 remote-endpoint = <&mipi_vc0_to_ipu1_csi1_mux>;
252 remote-endpoint = <&mipi_vc1_to_ipu1_csi1_mux>;
260 remote-endpoint = <&mipi_vc2_to_ipu1_csi1_mux>;
268 remote-endpoint = <&mipi_vc3_to_ipu1_csi1_mux>;
283 remote-endpoint = <&ipu1_csi1_from_ipu1_csi1_mux>;
290 compatible = "fsl,imx6dl-gpt";
294 compatible = "fsl,imx6dl-hdmi";
297 &iomuxc {
298 compatible = "fsl,imx6dl-iomuxc";
303 remote-endpoint = <&ipu1_csi1_mux_to_ipu1_csi1>;
311 clock-names = "di0_pll", "di1_pll",
319 #address-cells = <1>;
320 #size-cells = <0>;
324 remote-endpoint = <&ipu1_csi0_mux_from_mipi_vc0>;
329 remote-endpoint = <&ipu1_csi1_mux_from_mipi_vc0>;
335 #address-cells = <1>;
336 #size-cells = <0>;
340 remote-endpoint = <&ipu1_csi0_mux_from_mipi_vc1>;
345 remote-endpoint = <&ipu1_csi1_mux_from_mipi_vc1>;
351 #address-cells = <1>;
352 #size-cells = <0>;
356 remote-endpoint = <&ipu1_csi0_mux_from_mipi_vc2>;
361 remote-endpoint = <&ipu1_csi1_mux_from_mipi_vc2>;
367 #address-cells = <1>;
368 #size-cells = <0>;
372 remote-endpoint = <&ipu1_csi0_mux_from_mipi_vc3>;
377 remote-endpoint = <&ipu1_csi1_mux_from_mipi_vc3>;
383 mux-reg-masks = <0x34 0x00000007>, /* IPU_CSI0_MUX */
393 compatible = "fsl,imx6dl-vpu", "cnm,coda960";