Lines Matching refs:RXDMA
385 #define RXDMA 0x00 macro
2327 unsigned char status = read_reg(info,RXDMA + DSR) & 0xc0; in isr_rxdmaok()
2330 write_reg(info, RXDMA + DSR, (unsigned char)(status | 1)); in isr_rxdmaok()
2344 unsigned char status = read_reg(info,RXDMA + DSR) & 0x30; in isr_rxdmaerror()
2347 write_reg(info, RXDMA + DSR, (unsigned char)(status | 1)); in isr_rxdmaerror()
4113 write_reg(info, RXDMA + DSR, 0); /* disable Rx DMA */ in rx_stop()
4114 write_reg(info, RXDMA + DCMD, SWABORT); /* reset/init Rx DMA */ in rx_stop()
4115 write_reg(info, RXDMA + DIR, 0); /* disable Rx DMA interrupts */ in rx_stop()
4139 write_reg(info, RXDMA + DSR, 0); /* disable Rx DMA */ in rx_start()
4140 write_reg(info, RXDMA + DCMD, SWABORT); /* reset/init Rx DMA */ in rx_start()
4153 write_reg16(info, RXDMA + CDA, in rx_start()
4157 write_reg16(info, RXDMA + EDA, in rx_start()
4161 write_reg16(info, RXDMA + BFL, SCABUFSIZE); in rx_start()
4163 write_reg(info, RXDMA + DIR, 0x60); /* enable Rx DMA interrupts (EOM/BOF) */ in rx_start()
4164 write_reg(info, RXDMA + DSR, 0xf2); /* clear Rx DMA IRQs, enable Rx DMA */ in rx_start()
4514 write_reg(info, RXDMA + DIR, 0); in hdlc_mode()
4656 write_reg(info, RXDMA + DMR, 0x14); in hdlc_mode()
4659 write_reg(info, RXDMA + CPB, in hdlc_mode()
4803 write_reg16(info, RXDMA + EDA, info->rx_buf_list_ex[first].phys_entry); in rx_free_frame_buffers()