Lines Matching refs:ms
1303 struct qlcnic_ms_reg_ctrl *ms) in qlcnic_set_ms_controls() argument
1305 ms->control = QLCNIC_MS_CTRL; in qlcnic_set_ms_controls()
1306 ms->low = QLCNIC_MS_ADDR_LO; in qlcnic_set_ms_controls()
1307 ms->hi = QLCNIC_MS_ADDR_HI; in qlcnic_set_ms_controls()
1309 ms->wd[0] = QLCNIC_MS_WRTDATA_LO; in qlcnic_set_ms_controls()
1310 ms->rd[0] = QLCNIC_MS_RDDATA_LO; in qlcnic_set_ms_controls()
1311 ms->wd[1] = QLCNIC_MS_WRTDATA_HI; in qlcnic_set_ms_controls()
1312 ms->rd[1] = QLCNIC_MS_RDDATA_HI; in qlcnic_set_ms_controls()
1313 ms->wd[2] = QLCNIC_MS_WRTDATA_ULO; in qlcnic_set_ms_controls()
1314 ms->wd[3] = QLCNIC_MS_WRTDATA_UHI; in qlcnic_set_ms_controls()
1315 ms->rd[2] = QLCNIC_MS_RDDATA_ULO; in qlcnic_set_ms_controls()
1316 ms->rd[3] = QLCNIC_MS_RDDATA_UHI; in qlcnic_set_ms_controls()
1318 ms->wd[0] = QLCNIC_MS_WRTDATA_ULO; in qlcnic_set_ms_controls()
1319 ms->rd[0] = QLCNIC_MS_RDDATA_ULO; in qlcnic_set_ms_controls()
1320 ms->wd[1] = QLCNIC_MS_WRTDATA_UHI; in qlcnic_set_ms_controls()
1321 ms->rd[1] = QLCNIC_MS_RDDATA_UHI; in qlcnic_set_ms_controls()
1322 ms->wd[2] = QLCNIC_MS_WRTDATA_LO; in qlcnic_set_ms_controls()
1323 ms->wd[3] = QLCNIC_MS_WRTDATA_HI; in qlcnic_set_ms_controls()
1324 ms->rd[2] = QLCNIC_MS_RDDATA_LO; in qlcnic_set_ms_controls()
1325 ms->rd[3] = QLCNIC_MS_RDDATA_HI; in qlcnic_set_ms_controls()
1328 ms->ocm_window = OCM_WIN_P3P(off); in qlcnic_set_ms_controls()
1329 ms->off = GET_MEM_OFFS_2M(off); in qlcnic_set_ms_controls()
1336 struct qlcnic_ms_reg_ctrl ms; in qlcnic_pci_mem_write_2M() local
1342 memset(&ms, 0, sizeof(struct qlcnic_ms_reg_ctrl)); in qlcnic_pci_mem_write_2M()
1349 qlcnic_set_ms_controls(adapter, off, &ms); in qlcnic_pci_mem_write_2M()
1352 return qlcnic_pci_mem_access_direct(adapter, ms.ocm_window, in qlcnic_pci_mem_write_2M()
1353 ms.off, &data, 1); in qlcnic_pci_mem_write_2M()
1359 qlcnic_ind_wr(adapter, ms.low, off8); in qlcnic_pci_mem_write_2M()
1360 qlcnic_ind_wr(adapter, ms.hi, 0); in qlcnic_pci_mem_write_2M()
1362 qlcnic_ind_wr(adapter, ms.control, TA_CTL_ENABLE); in qlcnic_pci_mem_write_2M()
1363 qlcnic_ind_wr(adapter, ms.control, QLCNIC_TA_START_ENABLE); in qlcnic_pci_mem_write_2M()
1366 temp = qlcnic_ind_rd(adapter, ms.control); in qlcnic_pci_mem_write_2M()
1377 qlcnic_ind_wr(adapter, ms.wd[0], qlcnic_ind_rd(adapter, ms.rd[0])); in qlcnic_pci_mem_write_2M()
1378 qlcnic_ind_wr(adapter, ms.wd[1], qlcnic_ind_rd(adapter, ms.rd[1])); in qlcnic_pci_mem_write_2M()
1380 qlcnic_ind_wr(adapter, ms.wd[2], data & 0xffffffff); in qlcnic_pci_mem_write_2M()
1381 qlcnic_ind_wr(adapter, ms.wd[3], (data >> 32) & 0xffffffff); in qlcnic_pci_mem_write_2M()
1383 qlcnic_ind_wr(adapter, ms.control, QLCNIC_TA_WRITE_ENABLE); in qlcnic_pci_mem_write_2M()
1384 qlcnic_ind_wr(adapter, ms.control, QLCNIC_TA_WRITE_START); in qlcnic_pci_mem_write_2M()
1387 temp = qlcnic_ind_rd(adapter, ms.control); in qlcnic_pci_mem_write_2M()
1411 struct qlcnic_ms_reg_ctrl ms; in qlcnic_pci_mem_read_2M() local
1422 memset(&ms, 0, sizeof(struct qlcnic_ms_reg_ctrl)); in qlcnic_pci_mem_read_2M()
1423 qlcnic_set_ms_controls(adapter, off, &ms); in qlcnic_pci_mem_read_2M()
1426 return qlcnic_pci_mem_access_direct(adapter, ms.ocm_window, in qlcnic_pci_mem_read_2M()
1427 ms.off, data, 0); in qlcnic_pci_mem_read_2M()
1433 qlcnic_ind_wr(adapter, ms.low, off8); in qlcnic_pci_mem_read_2M()
1434 qlcnic_ind_wr(adapter, ms.hi, 0); in qlcnic_pci_mem_read_2M()
1436 qlcnic_ind_wr(adapter, ms.control, TA_CTL_ENABLE); in qlcnic_pci_mem_read_2M()
1437 qlcnic_ind_wr(adapter, ms.control, QLCNIC_TA_START_ENABLE); in qlcnic_pci_mem_read_2M()
1440 temp = qlcnic_ind_rd(adapter, ms.control); in qlcnic_pci_mem_read_2M()
1452 temp = qlcnic_ind_rd(adapter, ms.rd[3]); in qlcnic_pci_mem_read_2M()
1454 val |= qlcnic_ind_rd(adapter, ms.rd[2]); in qlcnic_pci_mem_read_2M()