Lines Matching refs:smc501_readl
137 unsigned long misct = smc501_readl(sm->regs + SM501_MISC_TIMING); in sm501_dump_clk()
138 unsigned long pm0 = smc501_readl(sm->regs + SM501_POWER_MODE_0_CLOCK); in sm501_dump_clk()
139 unsigned long pm1 = smc501_readl(sm->regs + SM501_POWER_MODE_1_CLOCK); in sm501_dump_clk()
140 unsigned long pmc = smc501_readl(sm->regs + SM501_POWER_MODE_CONTROL); in sm501_dump_clk()
197 smc501_readl(regs + SM501_SYSTEM_CONTROL)); in sm501_dump_regs()
199 smc501_readl(regs + SM501_MISC_CONTROL)); in sm501_dump_regs()
201 smc501_readl(regs + SM501_GPIO31_0_CONTROL)); in sm501_dump_regs()
203 smc501_readl(regs + SM501_GPIO63_32_CONTROL)); in sm501_dump_regs()
205 smc501_readl(regs + SM501_DRAM_CONTROL)); in sm501_dump_regs()
207 smc501_readl(regs + SM501_ARBTRTN_CONTROL)); in sm501_dump_regs()
209 smc501_readl(regs + SM501_MISC_TIMING)); in sm501_dump_regs()
215 smc501_readl(sm->regs + SM501_CURRENT_GATE)); in sm501_dump_gate()
217 smc501_readl(sm->regs + SM501_CURRENT_CLOCK)); in sm501_dump_gate()
219 smc501_readl(sm->regs + SM501_POWER_MODE_CONTROL)); in sm501_dump_gate()
235 smc501_readl(sm->regs); in sm501_sync_regs()
265 misc = smc501_readl(sm->regs + SM501_MISC_CONTROL); in sm501_misc_control()
298 data = smc501_readl(sm->regs + reg); in sm501_modify_reg()
326 mode = smc501_readl(sm->regs + SM501_POWER_MODE_CONTROL); in sm501_unit_power()
327 gate = smc501_readl(sm->regs + SM501_CURRENT_GATE); in sm501_unit_power()
328 clock = smc501_readl(sm->regs + SM501_CURRENT_CLOCK); in sm501_unit_power()
515 unsigned long mode = smc501_readl(sm->regs + SM501_POWER_MODE_CONTROL); in sm501_set_clock()
516 unsigned long gate = smc501_readl(sm->regs + SM501_CURRENT_GATE); in sm501_set_clock()
517 unsigned long clock = smc501_readl(sm->regs + SM501_CURRENT_CLOCK); in sm501_set_clock()
588 mode = smc501_readl(sm->regs + SM501_POWER_MODE_CONTROL); in sm501_set_clock()
589 gate = smc501_readl(sm->regs + SM501_CURRENT_GATE); in sm501_set_clock()
590 clock = smc501_readl(sm->regs + SM501_CURRENT_CLOCK); in sm501_set_clock()
895 result = smc501_readl(smgpio->regbase + SM501_GPIO_DATA_LOW); in sm501_gpio_get()
908 if (smc501_readl(smchip->control) & bit) { in sm501_gpio_ensure_gpio()
912 ctrl = smc501_readl(smchip->control); in sm501_gpio_ensure_gpio()
935 val = smc501_readl(regs + SM501_GPIO_DATA_LOW) & ~bit; in sm501_gpio_set()
960 ddr = smc501_readl(regs + SM501_GPIO_DDR_LOW); in sm501_gpio_input()
987 val = smc501_readl(regs + SM501_GPIO_DATA_LOW); in sm501_gpio_output()
994 ddr = smc501_readl(regs + SM501_GPIO_DDR_LOW); in sm501_gpio_output()
1217 reg, smc501_readl(sm->regs + reg)); in sm501_dbg_regs()
1241 tmp = smc501_readl(sm->regs + reg); in sm501_init_reg()
1285 unsigned long pwrmode = smc501_readl(sm->regs + SM501_CURRENT_CLOCK); in sm501_check_clocks()
1320 devid = smc501_readl(sm->regs + SM501_DEVICEID); in sm501_init_dev()
1330 dramctrl = smc501_readl(sm->regs + SM501_DRAM_CONTROL); in sm501_init_dev()
1472 sm->pm_misc = smc501_readl(sm->regs + SM501_MISC_CONTROL); in sm501_plat_suspend()
1496 if (smc501_readl(sm->regs + SM501_MISC_CONTROL) != sm->pm_misc) { in sm501_plat_resume()