Lines Matching refs:dpaux
69 static inline u32 tegra_dpaux_readl(struct tegra_dpaux *dpaux, in tegra_dpaux_readl() argument
72 u32 value = readl(dpaux->regs + (offset << 2)); in tegra_dpaux_readl()
74 trace_dpaux_readl(dpaux->dev, offset, value); in tegra_dpaux_readl()
79 static inline void tegra_dpaux_writel(struct tegra_dpaux *dpaux, in tegra_dpaux_writel() argument
82 trace_dpaux_writel(dpaux->dev, offset, value); in tegra_dpaux_writel()
83 writel(value, dpaux->regs + (offset << 2)); in tegra_dpaux_writel()
86 static void tegra_dpaux_write_fifo(struct tegra_dpaux *dpaux, const u8 *buffer, in tegra_dpaux_write_fifo() argument
98 tegra_dpaux_writel(dpaux, value, DPAUX_DP_AUXDATA_WRITE(i)); in tegra_dpaux_write_fifo()
102 static void tegra_dpaux_read_fifo(struct tegra_dpaux *dpaux, u8 *buffer, in tegra_dpaux_read_fifo() argument
111 value = tegra_dpaux_readl(dpaux, DPAUX_DP_AUXDATA_READ(i)); in tegra_dpaux_read_fifo()
122 struct tegra_dpaux *dpaux = to_dpaux(aux); in tegra_dpaux_transfer() local
188 tegra_dpaux_writel(dpaux, msg->address, DPAUX_DP_AUXADDR); in tegra_dpaux_transfer()
189 tegra_dpaux_writel(dpaux, value, DPAUX_DP_AUXCTL); in tegra_dpaux_transfer()
192 tegra_dpaux_write_fifo(dpaux, msg->buffer, msg->size); in tegra_dpaux_transfer()
197 value = tegra_dpaux_readl(dpaux, DPAUX_DP_AUXCTL); in tegra_dpaux_transfer()
199 tegra_dpaux_writel(dpaux, value, DPAUX_DP_AUXCTL); in tegra_dpaux_transfer()
201 status = wait_for_completion_timeout(&dpaux->complete, timeout); in tegra_dpaux_transfer()
206 value = tegra_dpaux_readl(dpaux, DPAUX_DP_AUXSTAT); in tegra_dpaux_transfer()
207 tegra_dpaux_writel(dpaux, 0xf00, DPAUX_DP_AUXSTAT); in tegra_dpaux_transfer()
246 tegra_dpaux_read_fifo(dpaux, msg->buffer, count); in tegra_dpaux_transfer()
256 struct tegra_dpaux *dpaux = work_to_dpaux(work); in tegra_dpaux_hotplug() local
258 if (dpaux->output) in tegra_dpaux_hotplug()
259 drm_helper_hpd_irq_event(dpaux->output->connector.dev); in tegra_dpaux_hotplug()
264 struct tegra_dpaux *dpaux = data; in tegra_dpaux_irq() local
269 value = tegra_dpaux_readl(dpaux, DPAUX_INTR_AUX); in tegra_dpaux_irq()
270 tegra_dpaux_writel(dpaux, value, DPAUX_INTR_AUX); in tegra_dpaux_irq()
273 schedule_work(&dpaux->work); in tegra_dpaux_irq()
280 complete(&dpaux->complete); in tegra_dpaux_irq()
291 static void tegra_dpaux_pad_power_down(struct tegra_dpaux *dpaux) in tegra_dpaux_pad_power_down() argument
293 u32 value = tegra_dpaux_readl(dpaux, DPAUX_HYBRID_SPARE); in tegra_dpaux_pad_power_down()
297 tegra_dpaux_writel(dpaux, value, DPAUX_HYBRID_SPARE); in tegra_dpaux_pad_power_down()
300 static void tegra_dpaux_pad_power_up(struct tegra_dpaux *dpaux) in tegra_dpaux_pad_power_up() argument
302 u32 value = tegra_dpaux_readl(dpaux, DPAUX_HYBRID_SPARE); in tegra_dpaux_pad_power_up()
306 tegra_dpaux_writel(dpaux, value, DPAUX_HYBRID_SPARE); in tegra_dpaux_pad_power_up()
309 static int tegra_dpaux_pad_config(struct tegra_dpaux *dpaux, unsigned function) in tegra_dpaux_pad_config() argument
332 tegra_dpaux_pad_power_down(dpaux); in tegra_dpaux_pad_config()
339 tegra_dpaux_writel(dpaux, value, DPAUX_HYBRID_PADCTL); in tegra_dpaux_pad_config()
340 tegra_dpaux_pad_power_up(dpaux); in tegra_dpaux_pad_config()
417 struct tegra_dpaux *dpaux = pinctrl_dev_get_drvdata(pinctrl); in tegra_dpaux_set_mux() local
419 return tegra_dpaux_pad_config(dpaux, function); in tegra_dpaux_set_mux()
432 struct tegra_dpaux *dpaux; in tegra_dpaux_probe() local
437 dpaux = devm_kzalloc(&pdev->dev, sizeof(*dpaux), GFP_KERNEL); in tegra_dpaux_probe()
438 if (!dpaux) in tegra_dpaux_probe()
441 INIT_WORK(&dpaux->work, tegra_dpaux_hotplug); in tegra_dpaux_probe()
442 init_completion(&dpaux->complete); in tegra_dpaux_probe()
443 INIT_LIST_HEAD(&dpaux->list); in tegra_dpaux_probe()
444 dpaux->dev = &pdev->dev; in tegra_dpaux_probe()
447 dpaux->regs = devm_ioremap_resource(&pdev->dev, regs); in tegra_dpaux_probe()
448 if (IS_ERR(dpaux->regs)) in tegra_dpaux_probe()
449 return PTR_ERR(dpaux->regs); in tegra_dpaux_probe()
451 dpaux->irq = platform_get_irq(pdev, 0); in tegra_dpaux_probe()
452 if (dpaux->irq < 0) { in tegra_dpaux_probe()
458 dpaux->rst = devm_reset_control_get(&pdev->dev, "dpaux"); in tegra_dpaux_probe()
459 if (IS_ERR(dpaux->rst)) { in tegra_dpaux_probe()
462 PTR_ERR(dpaux->rst)); in tegra_dpaux_probe()
463 return PTR_ERR(dpaux->rst); in tegra_dpaux_probe()
467 dpaux->clk = devm_clk_get(&pdev->dev, NULL); in tegra_dpaux_probe()
468 if (IS_ERR(dpaux->clk)) { in tegra_dpaux_probe()
470 PTR_ERR(dpaux->clk)); in tegra_dpaux_probe()
471 return PTR_ERR(dpaux->clk); in tegra_dpaux_probe()
474 dpaux->clk_parent = devm_clk_get(&pdev->dev, "parent"); in tegra_dpaux_probe()
475 if (IS_ERR(dpaux->clk_parent)) { in tegra_dpaux_probe()
477 PTR_ERR(dpaux->clk_parent)); in tegra_dpaux_probe()
478 return PTR_ERR(dpaux->clk_parent); in tegra_dpaux_probe()
481 err = clk_set_rate(dpaux->clk_parent, 270000000); in tegra_dpaux_probe()
488 dpaux->vdd = devm_regulator_get(&pdev->dev, "vdd"); in tegra_dpaux_probe()
489 if (IS_ERR(dpaux->vdd)) { in tegra_dpaux_probe()
491 PTR_ERR(dpaux->vdd)); in tegra_dpaux_probe()
492 return PTR_ERR(dpaux->vdd); in tegra_dpaux_probe()
495 platform_set_drvdata(pdev, dpaux); in tegra_dpaux_probe()
499 err = devm_request_irq(dpaux->dev, dpaux->irq, tegra_dpaux_irq, 0, in tegra_dpaux_probe()
500 dev_name(dpaux->dev), dpaux); in tegra_dpaux_probe()
502 dev_err(dpaux->dev, "failed to request IRQ#%u: %d\n", in tegra_dpaux_probe()
503 dpaux->irq, err); in tegra_dpaux_probe()
507 disable_irq(dpaux->irq); in tegra_dpaux_probe()
509 dpaux->aux.transfer = tegra_dpaux_transfer; in tegra_dpaux_probe()
510 dpaux->aux.dev = &pdev->dev; in tegra_dpaux_probe()
512 err = drm_dp_aux_register(&dpaux->aux); in tegra_dpaux_probe()
524 err = tegra_dpaux_pad_config(dpaux, DPAUX_HYBRID_PADCTL_MODE_I2C); in tegra_dpaux_probe()
529 dpaux->desc.name = dev_name(&pdev->dev); in tegra_dpaux_probe()
530 dpaux->desc.pins = tegra_dpaux_pins; in tegra_dpaux_probe()
531 dpaux->desc.npins = ARRAY_SIZE(tegra_dpaux_pins); in tegra_dpaux_probe()
532 dpaux->desc.pctlops = &tegra_dpaux_pinctrl_ops; in tegra_dpaux_probe()
533 dpaux->desc.pmxops = &tegra_dpaux_pinmux_ops; in tegra_dpaux_probe()
534 dpaux->desc.owner = THIS_MODULE; in tegra_dpaux_probe()
536 dpaux->pinctrl = devm_pinctrl_register(&pdev->dev, &dpaux->desc, dpaux); in tegra_dpaux_probe()
537 if (IS_ERR(dpaux->pinctrl)) { in tegra_dpaux_probe()
539 return PTR_ERR(dpaux->pinctrl); in tegra_dpaux_probe()
545 tegra_dpaux_writel(dpaux, value, DPAUX_INTR_EN_AUX); in tegra_dpaux_probe()
546 tegra_dpaux_writel(dpaux, value, DPAUX_INTR_AUX); in tegra_dpaux_probe()
549 list_add_tail(&dpaux->list, &dpaux_list); in tegra_dpaux_probe()
557 struct tegra_dpaux *dpaux = platform_get_drvdata(pdev); in tegra_dpaux_remove() local
559 cancel_work_sync(&dpaux->work); in tegra_dpaux_remove()
562 tegra_dpaux_pad_power_down(dpaux); in tegra_dpaux_remove()
567 drm_dp_aux_unregister(&dpaux->aux); in tegra_dpaux_remove()
570 list_del(&dpaux->list); in tegra_dpaux_remove()
579 struct tegra_dpaux *dpaux = dev_get_drvdata(dev); in tegra_dpaux_suspend() local
582 if (dpaux->rst) { in tegra_dpaux_suspend()
583 err = reset_control_assert(dpaux->rst); in tegra_dpaux_suspend()
592 clk_disable_unprepare(dpaux->clk_parent); in tegra_dpaux_suspend()
593 clk_disable_unprepare(dpaux->clk); in tegra_dpaux_suspend()
600 struct tegra_dpaux *dpaux = dev_get_drvdata(dev); in tegra_dpaux_resume() local
603 err = clk_prepare_enable(dpaux->clk); in tegra_dpaux_resume()
609 err = clk_prepare_enable(dpaux->clk_parent); in tegra_dpaux_resume()
617 if (dpaux->rst) { in tegra_dpaux_resume()
618 err = reset_control_deassert(dpaux->rst); in tegra_dpaux_resume()
630 clk_disable_unprepare(dpaux->clk_parent); in tegra_dpaux_resume()
632 clk_disable_unprepare(dpaux->clk); in tegra_dpaux_resume()
661 struct tegra_dpaux *dpaux; in drm_dp_aux_find_by_of_node() local
665 list_for_each_entry(dpaux, &dpaux_list, list) in drm_dp_aux_find_by_of_node()
666 if (np == dpaux->dev->of_node) { in drm_dp_aux_find_by_of_node()
668 return &dpaux->aux; in drm_dp_aux_find_by_of_node()
678 struct tegra_dpaux *dpaux = to_dpaux(aux); in drm_dp_aux_attach() local
683 dpaux->output = output; in drm_dp_aux_attach()
685 err = regulator_enable(dpaux->vdd); in drm_dp_aux_attach()
696 enable_irq(dpaux->irq); in drm_dp_aux_attach()
708 struct tegra_dpaux *dpaux = to_dpaux(aux); in drm_dp_aux_detach() local
712 disable_irq(dpaux->irq); in drm_dp_aux_detach()
714 err = regulator_disable(dpaux->vdd); in drm_dp_aux_detach()
725 dpaux->output = NULL; in drm_dp_aux_detach()
737 struct tegra_dpaux *dpaux = to_dpaux(aux); in drm_dp_aux_detect() local
740 value = tegra_dpaux_readl(dpaux, DPAUX_DP_AUXSTAT); in drm_dp_aux_detect()
750 struct tegra_dpaux *dpaux = to_dpaux(aux); in drm_dp_aux_enable() local
752 return tegra_dpaux_pad_config(dpaux, DPAUX_PADCTL_FUNC_AUX); in drm_dp_aux_enable()
757 struct tegra_dpaux *dpaux = to_dpaux(aux); in drm_dp_aux_disable() local
759 tegra_dpaux_pad_power_down(dpaux); in drm_dp_aux_disable()