Lines Matching defs:mipi_config
86 struct mipi_config { struct
87 u16 panel_id;
90 u32 enable_dithering:1;
91 u32 rsvd1:1;
92 u32 is_bridge:1;
94 u32 panel_arch_type:2;
95 u32 is_cmd_mode:1;
100 u32 video_transfer_mode:2;
102 u32 cabc_supported:1;
105 u32 pwm_blc:1;
112 u32 videomode_color_format:4;
119 u32 rotation:2;
120 u32 bta_enabled:1;
121 u32 rsvd2:15;
127 u16 dual_link:2;
128 u16 lane_cnt:2;
129 u16 pixel_overlap:3;
130 u16 rgb_flip:1;
134 u16 dl_dcs_cabc_ports:2;
135 u16 dl_dcs_backlight_ports:2;
136 u16 rsvd3:4;
138 u16 rsvd4;
140 u8 rsvd5;
141 u32 target_burst_mode_freq;
142 u32 dsi_ddr_clk;
143 u32 bridge_ref_clk;
148 u8 byte_clk_sel:2;
150 u8 rsvd6:6;
153 u16 dphy_param_valid:1;
154 u16 eot_pkt_disabled:1;
155 u16 enable_clk_stop:1;
156 u16 rsvd7:13;
158 u32 hs_tx_timeout;
159 u32 lp_rx_timeout;
160 u32 turn_around_timeout;
161 u32 device_reset_timer;
162 u32 master_init_timer;
163 u32 dbi_bw_timer;
164 u32 lp_byte_clk_val;
167 u32 prepare_cnt:6;
168 u32 rsvd8:2;
169 u32 clk_zero_cnt:8;
170 u32 trail_cnt:5;
171 u32 rsvd9:3;
172 u32 exit_zero_cnt:6;
173 u32 rsvd10:2;
175 u32 clk_lane_switch_cnt;
176 u32 hl_switch_cnt;
178 u32 rsvd11[6];
181 u8 tclk_miss;
182 u8 tclk_post;
183 u8 rsvd12;
184 u8 tclk_pre;
185 u8 tclk_prepare;
186 u8 tclk_settle;
187 u8 tclk_term_enable;
188 u8 tclk_trail;
189 u16 tclk_prepare_clkzero;
190 u8 rsvd13;
191 u8 td_term_enable;
192 u8 teot;
193 u8 ths_exit;
194 u8 ths_prepare;
195 u16 ths_prepare_hszero;
196 u8 rsvd14;
197 u8 ths_settle;
198 u8 ths_skip;
199 u8 ths_trail;
200 u8 tinit;
201 u8 tlpx;
202 u8 rsvd15[3];
205 u8 panel_enable;
206 u8 bl_enable;
207 u8 pwm_enable;
208 u8 reset_r_n;
209 u8 pwr_down_r;
210 u8 stdby_r_n;